欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18LF6620-I/PT 参数 Datasheet PDF下载

PIC18LF6620-I/PT图片预览
型号: PIC18LF6620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第95页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第96页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第97页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第98页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第100页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第101页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第102页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第103页  
PIC18FXX20  
REGISTER 9-9:  
PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3  
U-0  
U-0  
R/W-0  
RC2IE  
R/W-0  
TX2IE  
R/W-0  
TMR4IE  
R/W-0  
CCP5IE  
R/W-0  
CCP4IE  
R/W-0  
CCP3IE  
bit 7  
bit 0  
bit 7-6  
bit 5  
Unimplemented: Read as '0'  
RC2IE: USART2 Receive Interrupt Enable bit  
1= Enables the USART2 receive interrupt  
0= Disables the USART2 receive interrupt  
bit 4  
TX2IE: USART2 Transmit Interrupt Enable bit  
1= Enables the USART2 transmit interrupt  
0= Disables the USART2 transmit interrupt  
bit 3  
TMR4IE: TMR4 to PR4 Match Interrupt Enable bit  
1= Enables the TMR4 to PR4 match interrupt  
0= Disables the TMR4 to PR4 match interrupt  
bit 2-0  
CCPxIE: CCPx Interrupt Enable bit (CCP Modules 3, 4 and 5)  
1= Enables the CCPx interrupt  
0= Disables the CCPx interrupt  
Legend:  
R = Readable bit  
- n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 97  
 复制成功!