欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18LF6620-I/PT 参数 Datasheet PDF下载

PIC18LF6620-I/PT图片预览
型号: PIC18LF6620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第78页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第79页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第80页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第81页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第83页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第84页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第85页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第86页  
PIC18FXX20  
REGISTER 7-1:  
EECON1 REGISTER (ADDRESS FA6h)  
R/W-x  
EEPGD  
R/W-x  
CFGS  
U-0  
R/W-0  
FREE  
R/W-x  
WRERR  
R/W-0  
WREN  
R/S-0  
WR  
R/S-0  
RD  
bit 7  
bit 0  
bit 7  
bit 6  
EEPGD: FLASH Program/Data EEPROM Memory Select bit  
1= Access FLASH Program memory  
0= Access Data EEPROM memory  
CFGS: FLASH Program/Data EEPROM or Configuration Select bit  
1= Access Configuration or Calibration registers  
0= Access FLASH Program or Data EEPROM memory  
bit 5  
bit 4  
Unimplemented: Read as '0'  
FREE: FLASH Row Erase Enable bit  
1= Erase the program memory row addressed by TBLPTR on the next WR command  
(cleared by completion of erase operation)  
0= Perform write only  
bit 3  
WRERR: FLASH Program/Data EEPROM Error Flag bit  
1= A write operation is prematurely terminated  
(any MCLR or any WDT Reset during self-timed programming in normal operation)  
0= The write operation completed  
Note: When a WRERR occurs, the EEPGD or FREE bits are not cleared. This allows tracing  
of the error condition.  
bit 2  
bit 1  
WREN: FLASH Program/Data EEPROM Write Enable bit  
1= Allows write cycles to FLASH Program/Data EEPROM  
0= Inhibits write cycles to FLASH Program/Data EEPROM  
WR: Write Control bit  
1= Initiates a Data EEPROM erase/write cycle, or a program memory erase cycle or write cycle.  
(The operation is self-timed and the bit is cleared by hardware once write is complete. The  
WR bit can only be set (not cleared) in software.)  
0= Write cycle to the EEPROM is complete  
bit 0  
RD: Read Control bit  
1= Initiates an EEPROM read  
(Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared)  
in software. RD bit cannot be set when EEPGD = 1.)  
0= Does not initiate an EEPROM read  
Legend:  
R = Readable bit  
- n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
DS39609A-page 80  
Advance Information  
2003 Microchip Technology Inc.