欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18LF6620-I/PT 参数 Datasheet PDF下载

PIC18LF6620-I/PT图片预览
型号: PIC18LF6620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第175页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第176页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第177页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第178页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第180页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第181页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第182页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第183页  
PIC18FXX20  
already asserted the SCL line. The SCL output will  
remain low until the CKP bit is set, and all other  
devices on the I2C bus have de-asserted SCL. This  
ensures that a write to the CKP bit will not violate the  
minimum high time requirement for SCL (see  
Figure 17-12).  
17.4.4.5  
Clock Synchronization and  
the CKP bit  
When the CKP bit is cleared, the SCL output is forced  
to ‘0’. However, setting the CKP bit will not assert the  
SCL output low until the SCL output is already sam-  
pled low. Therefore, the CKP bit will not assert the  
SCL line until an external I2C master device has  
FIGURE 17-12:  
CLOCK SYNCHRONIZATION TIMING  
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4  
SDA  
SCL  
DX  
DX-1  
Master device  
asserts clock  
CKP  
Master device  
de-asserts clock  
WR  
SSPCON  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 177  
 复制成功!