欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18LF6620-I/PT 参数 Datasheet PDF下载

PIC18LF6620-I/PT图片预览
型号: PIC18LF6620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第142页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第143页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第144页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第145页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第147页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第148页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第149页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第150页  
PIC18FXX20  
When TMR3CS = 0, Timer3 increments every instruc-  
tion cycle. When TMR3CS = 1, Timer3 increments on  
every rising edge of the Timer1 external clock input or  
the Timer1 oscillator, if enabled.  
14.1 Timer3 Operation  
Timer3 can operate in one of these modes:  
• As a timer  
• As a synchronous counter  
• As an asynchronous counter  
The Operating mode is determined by the clock select  
bit, TMR3CS (T3CON<1>).  
When the Timer1 oscillator is enabled (T1OSCEN is  
set), the RC1/T1OSI and RC0/T1OSO/T13CKI pins  
become inputs. That is, the TRISC<1:0> value is  
ignored, and the pins are read as ‘0’.  
Timer3 also has an internal “RESET input”. This RESET  
can be generated by the CCP module (Section 14.0).  
FIGURE 14-1:  
TIMER3 BLOCK DIAGRAM  
CCP Special Trigger  
T3CCPx  
TMR3IF  
Overflow  
Interrupt  
Synchronized  
0
Flag bit  
Clock Input  
CLR  
TMR3L  
TMR3H  
T1OSC  
1
TMR3ON  
T3SYNC  
On/Off  
(3)  
T1OSO/  
1
T13CKI  
Synchronize  
det  
Prescaler  
1, 2, 4, 8  
T1OSCEN  
Enable  
FOSC/4  
Internal  
Clock  
0
(1)  
T1OSI  
Oscillator  
2
SLEEP Input  
TMR3CS  
T3CKPS1:T3CKPS0  
Note 1: When enable bit T1OSCEN is cleared, the inverter and feedback resistor are turned off. This eliminates power drain.  
FIGURE 14-2:  
TIMER3 BLOCK DIAGRAM CONFIGURED IN 16-BIT READ/WRITE MODE  
Data Bus<7:0>  
8
TMR3H  
8
8
Write TMR3L  
Read TMR3L  
CCP Special Trigger  
T3CCPx  
Synchronized  
Clock Input  
8
TMR3  
Set TMR3IF Flag bit  
0
on Overflow  
CLR  
Timer3  
TMR3L  
High Byte  
1
To Timer1 Clock Input  
TMR3ON  
On/Off  
1
T3SYNC  
T1OSC  
T1OSO/  
T13CKI  
Synchronize  
det  
Prescaler  
1, 2, 4, 8  
T1OSCEN  
Enable  
FOSC/4  
Internal  
Clock  
0
(1)  
Oscillator  
T1OSI  
2
SLEEP Input  
T3CKPS1:T3CKPS0  
TMR3CS  
Note 1: When the T1OSCEN bit is cleared, the inverter and feedback resistor are turned off. This eliminates power drain.  
DS39609A-page 144  
Advance Information  
2003 Microchip Technology Inc.  
 复制成功!