欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18LF6620-I/PT 参数 Datasheet PDF下载

PIC18LF6620-I/PT图片预览
型号: PIC18LF6620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第101页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第102页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第103页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第104页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第106页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第107页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第108页浏览型号PIC18LF6620-I/PT的Datasheet PDF文件第109页  
PIC18FXX20  
10.1 PORTA, TRISA and LATA  
10.0 I/O PORTS  
Registers  
Depending on the device selected, there are either  
seven or nine I/O ports available on PIC18FXX20  
devices. Some of their pins are multiplexed with one or  
more alternate functions from the other peripheral fea-  
tures on the device. In general, when a peripheral is  
enabled, that pin may not be used as a general  
purpose I/O pin.  
Each port has three registers for its operation. These  
registers are:  
• TRIS register (data direction register)  
PORTA is a 7-bit wide, bi-directional port. The corre-  
sponding Data Direction register is TRISA. Setting a  
TRISA bit (= 1) will make the corresponding PORTA pin  
an input (i.e., put the corresponding output driver in a  
High-Impedance mode). Clearing a TRISA bit (= 0) will  
make the corresponding PORTA pin an output (i.e., put  
the contents of the output latch on the selected pin).  
Reading the PORTA register reads the status of the  
pins, whereas writing to it will write to the port latch.  
The Data Latch register (LATA) is also memory  
mapped. Read-modify-write operations on the LATA  
register, read and write the latched output value for  
PORTA.  
The RA4 pin is multiplexed with the Timer0 module  
clock input to become the RA4/T0CKI pin. The  
RA4/T0CKI pin is a Schmitt Trigger input and an open  
drain output. All other RA port pins have TTL input  
levels and full CMOS output drivers.  
• PORT register (reads the levels on the pins of the  
device)  
• LAT register (output latch)  
The data latch (LAT register) is useful for read-  
modify-write operations on the value that the I/O pins  
are driving.  
A simplified version of a generic I/O port and its  
operation is shown in Figure 10-1.  
The RA6 pin is only enabled as a general I/O pin in  
ECIO and RCIO Oscillator modes.  
The other PORTA pins are multiplexed with analog  
inputs and the analog VREF+ and VREF- inputs. The  
operation of each pin is selected by clearing/setting the  
control bits in the ADCON1 register (A/D Control  
Register1).  
FIGURE 10-1:  
SIMPLIFIED BLOCK  
DIAGRAM OF  
PORT/LAT/TRIS  
OPERATION  
RD LAT  
Note: On a Power-on Reset, RA5 and RA3:RA0  
are configured as analog inputs and read  
as ‘0’. RA6 and RA4 are configured as  
digital inputs.  
TRIS  
D
Q
WR LAT +  
WR Port  
CK  
Data Latch  
The TRISA register controls the direction of the RA  
pins, even when they are being used as analog inputs.  
The user must ensure the bits in the TRISA register are  
maintained set when using them as analog inputs.  
Data Bus  
RD Port  
I/O pin  
EXAMPLE 10-1:  
CLRF PORTA  
INITIALIZING PORTA  
; Initialize PORTA by  
; clearing output  
; data latches  
CLRF LATA  
; Alternate method  
; to clear output  
; data latches  
MOVLW 0x0F  
MOVWF ADCON1  
MOVLW 0xCF  
; Configure A/D  
; for digital inputs  
; Value used to  
; initialize data  
; direction  
MOVWF TRISA  
; Set RA<3:0> as inputs  
; RA<5:4> as outputs  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 103  
 复制成功!