欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18LF4320-I/ML 参数 Datasheet PDF下载

PIC18LF4320-I/ML图片预览
型号: PIC18LF4320-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能,增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin High-Performance, Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 388 页 / 6899 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第72页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第73页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第74页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第75页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第77页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第78页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第79页浏览型号PIC18LF4320-I/ML的Datasheet PDF文件第80页  
PIC18F2220/2320/4220/4320  
6.2.2  
TABLAT – TABLE LATCH REGISTER  
6.2.4  
TABLE POINTER BOUNDARIES  
The Table Latch (TABLAT) is an 8-bit register mapped  
into the SFR space. The Table Latch register is used to  
hold 8-bit data during data transfers between program  
memory and data RAM.  
TBLPTR is used in reads, writes and erases of the  
Flash program memory.  
When a TBLRD is executed, all 22 bits of the Table  
Pointer determine which byte is read from program or  
configuration memory into TABLAT.  
6.2.3  
TBLPTR – TABLE POINTER  
REGISTER  
When a TBLWTis executed, the three LSbs of the Table  
Pointer (TBLPTR<2:0>) determine which of the eight  
program memory holding registers is written to. When  
the timed write to program memory (long write) begins,  
the 19 MSbs of the TBLPTR (TBLPTR<21:3>) will deter-  
mine which program memory block of 8 bytes is written  
to (TBLPTR<2:0> are ignored). For more detail, see  
Section 6.5 “Writing to Flash Program Memory”.  
The Table Pointer (TBLPTR) register addresses a byte  
within the program memory. The TBLPTR is comprised  
of three SFR registers: Table Pointer Upper Byte, Table  
Pointer High Byte and Table Pointer Low Byte  
(TBLPTRU:TBLPTRH:TBLPTRL). These three regis-  
ters join to form a 22-bit wide pointer. The low order  
21 bits allow the device to address up to 2 Mbytes of  
program memory space. Setting the 22nd bit allows  
access to the device ID, the user ID and the  
configuration bits.  
When an erase of program memory is executed, the  
16 MSbs of the Table Pointer (TBLPTR<21:6>) point to  
the 64-byte block that will be erased. The Least  
Significant bits (TBLPTR<5:0>) are ignored.  
The table pointer, TBLPTR, is used by the TBLRDand  
TBLWTinstructions. These instructions can update the  
TBLPTR in one of four ways based on the table opera-  
tion. These operations are shown in Table 6-1. These  
operations on the TBLPTR only affect the low order  
21 bits.  
Figure 6-3 describes the relevant boundaries of  
TBLPTR based on Flash program memory operations.  
TABLE 6-1:  
Example  
TABLE POINTER OPERATIONS WITH TBLRD AND TBLWT INSTRUCTIONS  
Operation on Table Pointer  
TBLRD*  
TBLWT*  
TBLPTR is not modified  
TBLRD*+  
TBLWT*+  
TBLPTR is incremented after the read/write  
TBLPTR is decremented after the read/write  
TBLPTR is incremented before the read/write  
TBLRD*-  
TBLWT*-  
TBLRD+*  
TBLWT+*  
FIGURE 6-3:  
TABLE POINTER BOUNDARIES BASED ON OPERATION  
21  
16 15  
TBLPTRH  
8
7
TBLPTRL  
0
TBLPTRU  
ERASE – TBLPTR<21:6>  
LONG WRITE – TBLPTR<21:3>  
READ or WRITE – TBLPTR<21:0>  
DS39599C-page 74  
2003 Microchip Technology Inc.  
 复制成功!