欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F687-I/ML 参数 Datasheet PDF下载

PIC16F687-I/ML图片预览
型号: PIC16F687-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 20引脚基于闪存的8位CMOS微控制器采用纳瓦技术 [20-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 294 页 / 5272 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F687-I/ML的Datasheet PDF文件第247页浏览型号PIC16F687-I/ML的Datasheet PDF文件第248页浏览型号PIC16F687-I/ML的Datasheet PDF文件第249页浏览型号PIC16F687-I/ML的Datasheet PDF文件第250页浏览型号PIC16F687-I/ML的Datasheet PDF文件第252页浏览型号PIC16F687-I/ML的Datasheet PDF文件第253页浏览型号PIC16F687-I/ML的Datasheet PDF文件第254页浏览型号PIC16F687-I/ML的Datasheet PDF文件第255页  
PIC16F631/677/685/687/689/690  
TABLE 17-12: SPI MODE REQUIREMENTS  
Param  
No.  
Symbol  
Characteristic  
Min  
Typ† Max Units Conditions  
70* TSSL2SCH, SSto SCKor SCKinput  
TCY  
ns  
TSSL2SCL  
71* TSCH  
72* TSCL  
SCK input high time (Slave mode)  
SCK input low time (Slave mode)  
TCY + 20  
TCY + 20  
100  
ns  
ns  
ns  
73* TDIV2SCH, Setup time of SDI data input to SCK edge  
TDIV2SCL  
74* TSCH2DIL, Hold time of SDI data input to SCK edge  
TSCL2DIL  
100  
ns  
75* TDOR  
SDO data output rise time  
3.0-5.5V  
2.0-5.5V  
10  
Tcy  
10  
25  
10  
10  
25  
10  
25  
50  
25  
50  
25  
50  
25  
50  
145  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
76* TDOF  
SDO data output fall time  
77* TSSH2DOZ SSto SDO output high-impedance  
78* TSCR  
SCK output rise time  
(Master mode)  
3.0-5.5V  
2.0-5.5V  
79* TSCF  
SCK output fall time (Master mode)  
80* TSCH2DOV, SDO data output valid after  
TSCL2DOV SCK edge  
3.0-5.5V  
2.0-5.5V  
81* TDOV2SCH, SDO data output setup to SCK edge  
TDOV2SCL  
82* TSSL2DOV SDO data output valid after SSedge  
50  
ns  
ns  
83* TSCH2SSH, SS after SCK edge  
1.5TCY + 40  
TSCL2SSH  
*
These parameters are characterized but not tested.  
Data in “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance  
only and are not tested.  
FIGURE 17-16:  
I2C™ BUS START/STOP BITS TIMING  
SCL  
SDA  
91  
93  
90  
92  
Stop  
Condition  
Start  
Condition  
Note: Refer to Figure 17-3 for load conditions.  
© 2007 Microchip Technology Inc.  
DS41262D-page 249  
 复制成功!