欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F687-I/ML 参数 Datasheet PDF下载

PIC16F687-I/ML图片预览
型号: PIC16F687-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 20引脚基于闪存的8位CMOS微控制器采用纳瓦技术 [20-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 294 页 / 5272 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F687-I/ML的Datasheet PDF文件第174页浏览型号PIC16F687-I/ML的Datasheet PDF文件第175页浏览型号PIC16F687-I/ML的Datasheet PDF文件第176页浏览型号PIC16F687-I/ML的Datasheet PDF文件第177页浏览型号PIC16F687-I/ML的Datasheet PDF文件第179页浏览型号PIC16F687-I/ML的Datasheet PDF文件第180页浏览型号PIC16F687-I/ML的Datasheet PDF文件第181页浏览型号PIC16F687-I/ML的Datasheet PDF文件第182页  
PIC16F631/677/685/687/689/690  
REGISTER 13-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER(1)  
R/W-0  
SMP  
R/W-0  
CKE  
R-0  
D/A  
R-0  
P
R-0  
S
R-0  
R-0  
UA  
R-0  
BF  
R/W  
bit 7  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
SMP: SPI Data Input Sample Phase bit  
SPI Master mode:  
1= Input data sampled at end of data output time  
0= Input data sampled at middle of data output time (Microwire)  
SPI Slave mode:  
SMP must be cleared when SPI is used in Slave mode  
2
I C™ mode:  
This bit must be maintained clear  
bit 6  
CKE: SPI Clock Edge Select bit  
SPI mode, CKP = 0:  
1= Data transmitted on rising edge of SCK (Microwire alternate)  
0= Data transmitted on falling edge of SCK  
SPI mode, CKP = 1:  
1= Data transmitted on falling edge of SCK (Microwire default)  
0= Data transmitted on rising edge of SCK  
2
I C mode:  
This bit must be maintained clear  
2
bit 5  
bit 4  
D/A: DATA/ADDRESS bit (I C mode only)  
1= Indicates that the last byte received or transmitted was data  
0= Indicates that the last byte received or transmitted was address  
2
P: Stop bit (I C mode only)  
This bit is cleared when the SSP module is disabled, or when the Start bit is detected last.  
SSPEN is cleared.  
1= Indicates that a Stop bit has been detected last (this bit is ‘0’ on Reset)  
0= Stop bit was not detected last  
2
bit 3  
bit 2  
S: Start bit (I C mode only)  
This bit is cleared when the SSP module is disabled, or when the Stop bit is detected last.  
SSPEN is cleared.  
1= Indicates that a Start bit has been detected last (this bit is ‘0’ on Reset)  
0= Start bit was not detected last  
2
R/W: READ/WRITE bit Information (I C mode only)  
This bit holds the R/W bit information following the last address match. This bit is only valid from the address match  
to the next Start bit, Stop bit or ACK bit.  
1= Read  
0= Write  
2
bit 1  
bit 0  
UA: Update Address bit (10-bit I C mode only)  
1= Indicates that the user needs to update the address in the SSPADD register  
0= Address does not need to be updated  
BF: Buffer Full Status bit  
2
Receive (SPI and I C modes):  
1= Receive complete, SSPBUF is full  
0= Receive not complete, SSPBUF is empty  
2
Transmit (I C mode only):  
1= Transmit in progress, SSPBUF is full  
0= Transmit complete, SSPBUF is empty  
Note 1: PIC16F687/PIC16F689/PIC16F690 only.  
DS41262D-page 176  
© 2007 Microchip Technology Inc.  
 复制成功!