欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F685-I/SS 参数 Datasheet PDF下载

PIC16F685-I/SS图片预览
型号: PIC16F685-I/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 20引脚基于闪存的8位CMOS微控制器采用纳瓦技术 [20-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 294 页 / 5272 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F685-I/SS的Datasheet PDF文件第153页浏览型号PIC16F685-I/SS的Datasheet PDF文件第154页浏览型号PIC16F685-I/SS的Datasheet PDF文件第155页浏览型号PIC16F685-I/SS的Datasheet PDF文件第156页浏览型号PIC16F685-I/SS的Datasheet PDF文件第158页浏览型号PIC16F685-I/SS的Datasheet PDF文件第159页浏览型号PIC16F685-I/SS的Datasheet PDF文件第160页浏览型号PIC16F685-I/SS的Datasheet PDF文件第161页  
PIC16F631/677/685/687/689/690  
12.1.2.4  
Receive Framing Error  
12.1.2.7  
Address Detection  
Each character in the receive FIFO buffer has a  
corresponding framing error status bit. A framing error  
indicates that a Stop bit was not seen at the expected  
time. The framing error status is accessed via the  
FERR bit of the RCSTA register. The FERR bit  
represents the status of the top unread character in the  
receive FIFO. Therefore, the FERR bit must be read  
before reading the RCREG.  
A special Address Detection mode is available for use  
when multiple receivers share the same transmission  
line, such as in RS-485 systems. Address detection is  
enabled by setting the ADDEN bit of the RCSTA  
register.  
Address detection requires 9-bit character reception.  
When address detection is enabled, only characters  
with the ninth data bit set will be transferred to the  
receive FIFO buffer, thereby setting the RCIF interrupt  
bit. All other characters will be ignored.  
The FERR bit is read-only and only applies to the top  
unread character in the receive FIFO. A framing error  
(FERR = 1) does not preclude reception of additional  
characters. It is not necessary to clear the FERR bit.  
Reading the next character from the FIFO buffer will  
advance the FIFO to the next character and the next  
corresponding framing error.  
Upon receiving an address character, user software  
determines if the address matches its own. Upon  
address match, user software must disable address  
detection by clearing the ADDEN bit before the next  
Stop bit occurs. When user software detects the end of  
the message, determined by the message protocol  
used, software places the receiver back into the  
Address Detection mode by setting the ADDEN bit.  
The FERR bit can be forced clear by clearing the SPEN  
bit of the RCSTA register which resets the EUSART.  
Clearing the CREN bit of the RCSTA register does not  
affect the FERR bit. A framing error by itself does not  
generate an interrupt.  
Note:  
If all receive characters in the receive  
FIFO have framing errors, repeated reads  
of the RCREG will not clear the FERR bit.  
12.1.2.5  
Receive Overrun Error  
The receive FIFO buffer can hold two characters. An  
overrun error will be generated If a third character, in its  
entirety, is received before the FIFO is accessed. When  
this happens the OERR bit of the RCSTA register is set.  
The characters already in the FIFO buffer can be read  
but no additional characters will be received until the  
error is cleared. The error must be cleared by either  
clearing the CREN bit of the RCSTA register or by  
resetting the EUSART by clearing the SPEN bit of the  
RCSTA register.  
12.1.2.6  
Receiving 9-bit Characters  
The EUSART supports 9-bit character reception. When  
the RX9 bit of the RCSTA register is set the EUSART  
will shift 9 bits into the RSR for each character  
received. The RX9D bit of the RCSTA register is the  
ninth and Most Significant data bit of the top unread  
character in the receive FIFO. When reading 9-bit data  
from the receive FIFO buffer, the RX9D data bit must  
be read before reading the 8 Least Significant bits from  
the RCREG.  
© 2007 Microchip Technology Inc.  
DS41262D-page 155  
 复制成功!