欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F57-I/SO 参数 Datasheet PDF下载

PIC16F57-I/SO图片预览
型号: PIC16F57-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 基于闪存的8位CMOS微控制器系列 [Flash-Based, 8-Bit CMOS Microcontroller Series]
分类和应用: 闪存微控制器
文件页数/大小: 88 页 / 1373 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16F57-I/SO的Datasheet PDF文件第31页浏览型号PIC16F57-I/SO的Datasheet PDF文件第32页浏览型号PIC16F57-I/SO的Datasheet PDF文件第33页浏览型号PIC16F57-I/SO的Datasheet PDF文件第34页浏览型号PIC16F57-I/SO的Datasheet PDF文件第36页浏览型号PIC16F57-I/SO的Datasheet PDF文件第37页浏览型号PIC16F57-I/SO的Datasheet PDF文件第38页浏览型号PIC16F57-I/SO的Datasheet PDF文件第39页  
PIC16F5X
7.0
TIMER0 MODULE AND TMR0
REGISTER
Counter mode is selected by setting the T0CS bit
(OPTION<5>). In this mode, Timer0 will increment
either on every rising or falling edge of pin T0CKI. The
incrementing edge is determined by the source edge
select bit T0SE (OPTION<4>). Clearing the T0SE bit
selects the rising edge. Restrictions on the external
clock input are discussed in detail in
Note:
The prescaler may be used by either the
Timer0 module or the Watchdog Timer, but
not both.
The Timer0 module has the following features:
• 8-bit Timer/Counter register, TMR0
- Readable and writable
• 8-bit software programmable prescaler
• Internal or external clock select
- Edge select for external clock
module.
Timer mode is selected by clearing the T0CS bit
(OPTION<5>). In Timer mode, the Timer0 module will
increment every instruction cycle (without prescaler). If
TMR0 register is written, the increment is inhibited for
the following two cycles (Figure 7-2 and Figure 7-3).
The user can work around this by writing an adjusted
value to the TMR0 register.
The prescaler assignment is controlled in software by
the control bit PSA (OPTION<3>). Clearing the PSA bit
will assign the prescaler to Timer0. The prescaler is not
readable or writable. When the prescaler is assigned to
the Timer0 module, prescale values of 1:2, 1:4,...,
1:256 are selectable.
details
the operation of the prescaler.
A summary of registers associated with the Timer0
module is found in Table 7-1.
FIGURE 7-1:
TIMER0 BLOCK DIAGRAM
Data Bus
F
OSC
/4
0
1
1
Sync with
Internal
Clocks
TMR0 Reg
PSout
8
T0CKI
pin
T0SE(1)
Programmable
Prescaler(2)
3
PS2, PS1, PS0(1)
T0CS(1)
0
PSout
(2 cycle delay) Sync
PSA(1)
Note 1:
2:
Bits T0CS, T0SE, PSA, PS2, PS1 and PS0 are located in
The prescaler is shared with the Watchdog Timer (Figure 7-5).
FIGURE 7-2:
PC
(Program
Counter)
Instruction
Fetch
TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALER
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
PC - 1
PC
PC + 1
PC + 2
PC + 3
PC + 4
PC + 5
PC + 6
MOVWF TMR0 MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W
Timer0
Instruction
Executed
T0
T0 + 1
T0 + 2
NT0
NT0
NT0
NT0 + 1
NT0 + 2
Write TMR0
executed
Read TMR0
reads NT0
Read TMR0
reads NT0
Read TMR0
reads NT0
Read TMR0
Read TMR0
reads NT0 + 1 reads NT0 + 2
©
2007 Microchip Technology Inc.
DS41213D-page 33