欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F767-I/SP 参数 Datasheet PDF下载

PIC16F767-I/SP图片预览
型号: PIC16F767-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚, 8位CMOS闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin, 8-Bit CMOS Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 276 页 / 4898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F767-I/SP的Datasheet PDF文件第154页浏览型号PIC16F767-I/SP的Datasheet PDF文件第155页浏览型号PIC16F767-I/SP的Datasheet PDF文件第156页浏览型号PIC16F767-I/SP的Datasheet PDF文件第157页浏览型号PIC16F767-I/SP的Datasheet PDF文件第159页浏览型号PIC16F767-I/SP的Datasheet PDF文件第160页浏览型号PIC16F767-I/SP的Datasheet PDF文件第161页浏览型号PIC16F767-I/SP的Datasheet PDF文件第162页  
PIC16F7X7  
To calculate the minimum acquisition time,  
Equation 12-1 may be used. This equation assumes  
that 1/2 LSb error is used (1024 steps for the A/D). The  
1/2 LSb error is the maximum error allowed for the A/D  
to meet its specified resolution.  
12.1 A/D Acquisition Requirements  
For the A/D converter to meet its specified accuracy, the  
charge holding capacitor (CHOLD) must be allowed to  
fully charge to the input channel voltage level. The  
analog input model is shown in Figure 12-2. The source  
impedance (RS) and the internal sampling switch (RSS)  
impedance directly affect the time required to charge the  
capacitor CHOLD. The sampling switch (RSS) impedance  
varies over the device voltage (VDD), see Figure 12-2.  
The maximum recommended impedance for analog  
sources is 2.5 k. As the impedance is decreased, the  
acquisition time may be decreased. After the analog  
input channel is selected (changed), this acquisition  
must be done before the conversion can be started.  
To calculate the minimum acquisition time, TACQ, see  
the “PICmicro® Mid-Range MCU Family Reference  
Manual” (DS33023).  
EQUATION 12-1: ACQUISITION TIME  
TACQ  
= Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient  
= TAMP + TC + TCOFF  
= 2 µs + TC + [(Temperature – 25°C)(0.05 µs/°C)]  
= CHOLD (RIC + RSS + RS) In(1/2047)  
= -120 pF (1 k+ 7 k+ 10 k) In(0.0004885)  
= 16.47 µs  
= 2 µs + 16.47 µs + [(50°C – 25°C)(0.05 µs/°C)  
= 19.72 µs  
TC  
TACQ  
Note 1: The reference voltage (VREF) has no effect on the equation since it cancels itself out.  
2: The charge holding capacitor (CHOLD) is not discharged after each conversion.  
3: The maximum recommended impedance for analog sources is 10 k. This is required to meet the pin  
leakage specification.  
4: After a conversion has completed, a 2.0 TAD delay must complete before acquisition can begin again.  
During this time, the holding capacitor is not connected to the selected A/D input channel.  
FIGURE 12-2:  
ANALOG INPUT MODEL  
VDD  
Sampling  
Switch  
VT = 0.6V  
ANx  
SS  
RIC 1K  
RSS  
RS  
CHOLD  
= DAC Capacitance  
= 120 pF  
CPIN  
5 pF  
VA  
ILEAKAGE  
±500 nA  
VT = 0.6V  
VSS  
Legend: CPIN  
= Input Capacitance  
= Threshold Voltage  
6V  
5V  
VT  
ILEAKAGE = Leakage Current at the pin due to  
various junctions  
VDD 4V  
3V  
2V  
RIC  
SS  
= Interconnect Resistance  
= Sampling Switch  
CHOLD  
= Sample/Hold Capacitance (from DAC)  
5 6 7 8 9 10 11  
Sampling Switch  
(k)  
DS30498C-page 156  
2004 Microchip Technology Inc.  
 复制成功!