欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F777-I/PT 参数 Datasheet PDF下载

PIC16F777-I/PT图片预览
型号: PIC16F777-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚, 8位CMOS闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin, 8-Bit CMOS Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 276 页 / 4898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F777-I/PT的Datasheet PDF文件第170页浏览型号PIC16F777-I/PT的Datasheet PDF文件第171页浏览型号PIC16F777-I/PT的Datasheet PDF文件第172页浏览型号PIC16F777-I/PT的Datasheet PDF文件第173页浏览型号PIC16F777-I/PT的Datasheet PDF文件第175页浏览型号PIC16F777-I/PT的Datasheet PDF文件第176页浏览型号PIC16F777-I/PT的Datasheet PDF文件第177页浏览型号PIC16F777-I/PT的Datasheet PDF文件第178页  
PIC16F7X7  
Some registers are not affected in any Reset condition.  
Their status is unknown on POR and unchanged in any  
other Reset. Most other registers are reset to a “Reset  
state” on Power-on Reset (POR), on the MCLR and  
WDT Reset, on MCLR Reset during Sleep and Brown-  
out Reset (BOR). They are not affected by a WDT  
wake-up which is viewed as the resumption of normal  
operation. The TO and PD bits are set or cleared  
differently in different Reset situations, as indicated in  
Table 15-3. These bits are used in software to  
determine the nature of the Reset. Upon a POR, BOR  
or wake-up from Sleep, the CPU requires approxi-  
mately 5-10 µs to become ready for code execution.  
This delay runs in parallel with any other timers. See  
Table 15-4 for a full description of Reset states of all  
registers.  
15.2 Reset  
The PIC16F7X7 differentiates between various kinds of  
Reset:  
• Power-on Reset (POR)  
• MCLR Reset during normal operation  
• MCLR Reset during Sleep  
• WDT Reset during normal operation  
• WDT Wake-up during Sleep  
• Brown-out Reset (BOR)  
A simplified block diagram of the On-Chip Reset Circuit  
is shown in Figure 15-1.  
FIGURE 15-1:  
SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT  
External  
Reset  
MCLR/VPP/RE3 pin  
Sleep  
WDT  
WDT  
Module  
Time-out  
Reset  
VDD Rise  
Detect  
Power-on Reset  
VDD  
Brown-out  
Detect  
BOREN  
BORSEN  
S
OST/PWRT  
OST  
10-bit Ripple Counter  
Chip_Reset  
R
Q
OSC1/  
CLKI pin  
PWRT  
11-bit Ripple Counter  
INTRC(1)  
Enable PWRT  
Enable OST  
Note 1: This is the 32 kHz INTRC oscillator. See Section 4.0 “Oscillator Configurations” for more information.  
DS30498C-page 172  
2004 Microchip Technology Inc.