欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16C71-04/SO 参数 Datasheet PDF下载

PIC16C71-04/SO图片预览
型号: PIC16C71-04/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 8位CMOS微控制器与A / D转换器 [8-Bit CMOS Microcontrollers with A/D Converter]
分类和应用: 转换器微控制器
文件页数/大小: 176 页 / 1596 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16C71-04/SO的Datasheet PDF文件第15页浏览型号PIC16C71-04/SO的Datasheet PDF文件第16页浏览型号PIC16C71-04/SO的Datasheet PDF文件第17页浏览型号PIC16C71-04/SO的Datasheet PDF文件第18页浏览型号PIC16C71-04/SO的Datasheet PDF文件第20页浏览型号PIC16C71-04/SO的Datasheet PDF文件第21页浏览型号PIC16C71-04/SO的Datasheet PDF文件第22页浏览型号PIC16C71-04/SO的Datasheet PDF文件第23页  
PIC16C71X  
4.2.2.3  
INTCON REGISTER  
Note: Interrupt flag bits get set when an interrupt  
condition occurs regardless of the state of  
its corresponding enable bit or the global  
enable bit, GIE (INTCON<7>).  
Applicable Devices 710 71 711 715  
The INTCON Register is a readable and writable regis-  
ter which contains various enable and flag bits for the  
TMR0 register overflow, RB Port change and External  
RB0/INT pin interrupts.  
FIGURE 4-9: INTCON REGISTER (ADDRESS 0Bh, 8Bh)  
R/W-0  
GIE  
R/W-0  
ADIE  
R/W-0  
T0IE  
R/W-0  
INTE  
R/W-0  
RBIE  
R/W-0  
T0IF  
R/W-0  
INTF  
R/W-x  
RBIF  
R
= Readable bit  
W = Writable bit  
bit7  
bit0  
U
= Unimplemented bit,  
read as ‘0’  
- n = Value at POR reset  
(1)  
bit 7:  
GIE: Global Interrupt Enable bit  
1 = Enables all un-masked interrupts  
0 = Disables all interrupts  
bit 6:  
bit 5:  
bit 4:  
bit 3:  
bit 2:  
bit 1:  
bit 0:  
ADIE: A/D Converter Interrupt Enable bit  
1 = Enables A/D interrupt  
0 = Disables A/D interrupt  
T0IE: TMR0 Overflow Interrupt Enable bit  
1 = Enables the TMR0 interrupt  
0 = Disables the TMR0 interrupt  
INTE: RB0/INT External Interrupt Enable bit  
1 = Enables the RB0/INT external interrupt  
0 = Disables the RB0/INT external interrupt  
RBIE: RB Port Change Interrupt Enable bit  
1 = Enables the RB port change interrupt  
0 = Disables the RB port change interrupt  
T0IF: TMR0 Overflow Interrupt Flag bit  
1 = TMR0 register has overflowed (must be cleared in software)  
0 = TMR0 register did not overflow  
INTF: RB0/INT External Interrupt Flag bit  
1 = The RB0/INT external interrupt occurred (must be cleared in software)  
0 = The RB0/INT external interrupt did not occur  
RBIF: RB Port Change Interrupt Flag bit  
1 = At least one of the RB7:RB4 pins changed state (must be cleared in software)  
0 = None of the RB7:RB4 pins have changed state  
Note 1: For the PIC16C71, if an interrupt occurs while the GIE bit is being cleared, the GIE bit may be uninten-  
tionally re-enabled by the RETFIEinstruction in the user’s Interrupt Service Routine. Refer to Section 8.5  
for a detailed description.  
Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the  
global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to  
enabling an interrupt.  
1997 Microchip Technology Inc.  
DS30272A-page 19  
 复制成功!