欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F873A-I/SO 参数 Datasheet PDF下载

PIC16F873A-I/SO图片预览
型号: PIC16F873A-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 40分之28引脚增强型闪存微控制器 [28/40-pin Enhanced FLASH Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 222 页 / 3815 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F873A-I/SO的Datasheet PDF文件第152页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第153页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第154页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第155页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第157页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第158页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第159页浏览型号PIC16F873A-I/SO的Datasheet PDF文件第160页  
PIC16F87XA  
When the SLEEPinstruction is being executed, the next  
instruction (PC + 1) is pre-fetched. For the device to  
wake-up through an interrupt event, the corresponding  
interrupt enable bit must be set (enabled). Wake-up is  
regardless of the state of the GIE bit. If the GIE bit is  
clear (disabled), the device continues execution at the  
instruction after the SLEEPinstruction. If the GIE bit is  
set (enabled), the device executes the instruction after  
the SLEEP instruction and then branches to the inter-  
rupt address (0004h). In cases where the execution of  
the instruction following SLEEP is not desirable, the  
user should have a NOPafter the SLEEPinstruction.  
14.14 Power-down Mode (SLEEP)  
Power-down mode is entered by executing a SLEEP  
instruction.  
If enabled, the Watchdog Timer will be cleared but  
keeps running, the PD bit (STATUS<3>) is cleared, the  
TO (STATUS<4>) bit is set, and the oscillator driver is  
turned off. The I/O ports maintain the status they had  
before the SLEEP instruction was executed (driving  
high, low, or hi-impedance).  
For lowest current consumption in this mode, place all  
I/O pins at either VDD or VSS, ensure no external cir-  
cuitry is drawing current from the I/O pin, power-down  
the A/D and disable external clocks. Pull all I/O pins  
that are hi-impedance inputs, high or low externally, to  
avoid switching currents caused by floating inputs. The  
T0CKI input should also be at VDD or VSS for lowest  
current consumption. The contribution from on-chip  
pull-ups on PORTB should also be considered.  
14.14.2 WAKE-UP USING INTERRUPTS  
When global interrupts are disabled (GIE cleared) and  
any interrupt source has both its interrupt enable bit  
and interrupt flag bit set, one of the following will occur:  
• If the interrupt occurs before the execution of a  
SLEEPinstruction, the SLEEPinstruction will com-  
plete as a NOP. Therefore, the WDT and WDT  
postscaler will not be cleared, the TO bit will not  
be set and PD bits will not be cleared.  
The MCLR pin must be at a logic high level (VIHMC).  
14.14.1 WAKE-UP FROM SLEEP  
• If the interrupt occurs during or after the execu-  
tion of a SLEEPinstruction, the device will imme-  
diately wake-up from SLEEP. The SLEEP  
instruction will be completely executed before the  
wake-up. Therefore, the WDT and WDT  
postscaler will be cleared, the TO bit will be set  
and the PD bit will be cleared.  
The device can wake-up from SLEEP through one of  
the following events:  
1. External RESET input on MCLR pin.  
2. Watchdog Timer Wake-up (if WDT was  
enabled).  
3. Interrupt from INT pin, RB port change or  
peripheral interrupt.  
Even if the flag bits were checked before executing a  
SLEEP instruction, it may be possible for flag bits to  
become set before the SLEEPinstruction completes. To  
determine whether a SLEEPinstruction executed, test  
the PD bit. If the PD bit is set, the SLEEP instruction  
was executed as a NOP.  
External MCLR Reset will cause a device RESET. All  
other events are considered a continuation of program  
execution and cause a “wake-up”. The TO and PD bits  
in the STATUS register can be used to determine the  
cause of device RESET. The PD bit, which is set on  
power-up, is cleared when SLEEPis invoked. The TO  
bit is cleared if a WDT time-out occurred and caused  
wake-up.  
To ensure that the WDT is cleared, a CLRWDTinstruc-  
tion should be executed before a SLEEPinstruction.  
The following peripheral interrupts can wake the device  
from SLEEP:  
1. PSP read or write (PIC16F874/877 only).  
2. TMR1 interrupt. Timer1 must be operating as an  
asynchronous counter.  
3. CCP Capture mode interrupt.  
4. Special event trigger (Timer1 in Asynchronous  
mode using an external clock).  
5. SSP (START/STOP) bit detect interrupt.  
6. SSP transmit or receive in Slave mode  
(SPI/I2C).  
7. USART RX or TX (Synchronous Slave mode).  
8. A/D conversion (when A/D clock source is RC).  
9. EEPROM write operation completion.  
10. Comparator output changes state.  
Other peripherals cannot generate interrupts since dur-  
ing SLEEP, no on-chip clocks are present.  
DS39582A-page 154  
AdvanceInformation  
2001 Microchip Technology Inc.  
 复制成功!