PIC12F629/675
FIGURE 12-11:
PIC12F675 A/D CONVERSION TIMING (SLEEP MODE)
BSF ADCON0, GO
134
(TOSC/2 + TCY)(1)
1 TCY
131
Q4
130
A/D CLK
9
8
7
3
2
1
0
6
A/D DATA
NEW_DATA
1 TCY
OLD_DATA
ADRES
ADIF
GO
DONE
SAMPLING STOPPED
132
SAMPLE
Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the
SLEEPinstruction to be executed.
TABLE 12-10: PIC12F675 A/D CONVERSION REQUIREMENTS (SLEEP MODE)
Param
No.
Sym
Characteristic
Min
Typ†
Max Units
Conditions
±30
TAD
A/D Clock Period
±.6
—
—
—
—
µs VREF ≥ 3.0V
µs VREF full range
ADCS<±:0> = 11(RC mode)
µs At VDD = 2.5V
3.0*
±30
TAD
A/D Internal RC
Oscillator Period
3.0*
2.0*
—
6.0
4.0
±±
9.0*
6.0*
—
µs At VDD = 5.0V
TAD
±3±
±32
TCNV
TACQ
Conversion Time
(not including
(1)
Acquisition Time)
Acquisition Time
(Note 2)
±±.5
—
—
—
µs
5*
µs The minimum time is the amplifier
settling time. This may be used if
the “new” input voltage has not
changed by more than ± LSb (i.e.,
4.± mV @ 4.096V) from the last
sampled voltage (as stored on
CHOLD).
±34
TGO
Q4 to A/D Clock
Start
—
TOSC/2 + TCY
—
—
If the A/D clock source is selected
as RC, a time of TCY is added
before the A/D clock starts. This
allows the SLEEPinstruction to be
executed.
*
These parameters are characterized but not tested.
Data in ‘Typ’ column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested.
†
Note 1: ADRES register may be read on the following TCY cycle.
2: See Section 7.± for minimum conditions.
2003 Microchip Technology Inc.
DS41190C-page 103