欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC12C509A-04/SM 参数 Datasheet PDF下载

PIC12C509A-04/SM图片预览
型号: PIC12C509A-04/SM
PDF下载: 下载PDF文件 查看货源
内容描述: 8引脚, 8位CMOS微控制器 [8-Pin, 8-Bit CMOS Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路光电二极管PC可编程只读存储器时钟
文件页数/大小: 113 页 / 1604 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC12C509A-04/SM的Datasheet PDF文件第8页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第9页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第10页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第11页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第13页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第14页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第15页浏览型号PIC12C509A-04/SM的Datasheet PDF文件第16页  
PIC12C5XX
3.1
Clocking Scheme/Instruction Cycle
3.2
Instruction Flow/Pipelining
The clock input (OSC1/CLKIN pin) is internally divided
by four to generate four non-overlapping quadrature
clocks namely Q1, Q2, Q3 and Q4. Internally, the
program counter is incremented every Q1, and the
instruction is fetched from program memory and
latched into instruction register in Q4. It is decoded
and executed during the following Q1 through Q4. The
clocks and instruction execution flow is shown in
Figure 3-2 and Example 3-1.
An Instruction Cycle consists of four Q cycles (Q1, Q2,
Q3 and Q4). The instruction fetch and execute are
pipelined such that fetch takes one instruction cycle
while decode and execute takes another instruction
cycle. However, due to the pipelining, each instruction
effectively executes in one cycle. If an instruction
causes the program counter to change (e.g.,
GOTO)
then two cycles are required to complete the
instruction (Example 3-1).
A fetch cycle begins with the program counter (PC)
incrementing in Q1.
In the execution cycle, the fetched instruction is
latched into the Instruction Register (IR) in cycle Q1.
This instruction is then decoded and executed during
the Q2, Q3, and Q4 cycles. Data memory is read
during Q2 (operand read) and written during Q4
(destination write).
FIGURE 3-2:
CLOCK/INSTRUCTION CYCLE
Q1
Q2
Q3
Q4
Q1
Q2
Q3
Q4
Q1
Q2
Q3
Q4
OSC1
Q1
Q2
Q3
Q4
PC
PC
Fetch INST (PC)
Execute INST (PC-1)
PC+1
PC+2
Internal
phase
clock
Fetch INST (PC+1)
Execute INST (PC)
Fetch INST (PC+2)
Execute INST (PC+1)
EXAMPLE 3-1:
1. MOVLW 03H
2. MOVWF GPIO
3. CALL
4. BSF
SUB_1
INSTRUCTION PIPELINE FLOW
Fetch 1
Execute 1
Fetch 2
Execute 2
Fetch 3
Execute 3
Fetch 4
Flush
Fetch SUB_1 Execute SUB_1
GPIO, BIT1
All instructions are single cycle, except for any program branches. These take two cycles since the fetch
instruction is “flushed” from the pipeline while the new instruction is being fetched and then executed.
DS40139E-page 12
©
1999 Microchip Technology Inc.