欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC12F629-I/P022 参数 Datasheet PDF下载

PIC12F629-I/P022图片预览
型号: PIC12F629-I/P022
PDF下载: 下载PDF文件 查看货源
内容描述: [8-BIT, FLASH, 20 MHz, RISC MICROCONTROLLER, PDIP8, 0.300 INCH, ROHS COMPLIANT, PLASTIC, DIP-8]
分类和应用: 时钟光电二极管外围集成电路
文件页数/大小: 136 页 / 1423 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC12F629-I/P022的Datasheet PDF文件第100页浏览型号PIC12F629-I/P022的Datasheet PDF文件第101页浏览型号PIC12F629-I/P022的Datasheet PDF文件第102页浏览型号PIC12F629-I/P022的Datasheet PDF文件第103页浏览型号PIC12F629-I/P022的Datasheet PDF文件第105页浏览型号PIC12F629-I/P022的Datasheet PDF文件第106页浏览型号PIC12F629-I/P022的Datasheet PDF文件第107页浏览型号PIC12F629-I/P022的Datasheet PDF文件第108页  
PIC12F629/675  
FIGURE 12-10:  
PIC12F675 A/D CONVERSION TIMING (NORMAL MODE)  
BSF ADCON0, GO  
134  
Q4  
1 TCY  
(1)  
(TOSC/2)  
131  
130  
A/D CLK  
9
8
7
6
3
2
1
0
A/D DATA  
ADRES  
NEW_DATA  
1 TCY  
OLD_DATA  
ADIF  
GO  
DONE  
SAMPLING STOPPED  
132  
SAMPLE  
Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the  
SLEEPinstruction to be executed.  
TABLE 12-9: PIC12F675 A/D CONVERSION REQUIREMENTS  
Param  
Sym  
Characteristic  
Min  
Typ†  
Max  
Units  
Conditions  
No.  
130  
TAD  
A/D Clock Period  
1.6  
s TOSC based, VREF 3.0V  
s TOSC based, VREF full range  
3.0*  
130  
TAD  
A/D Internal RC  
Oscillator Period  
ADCS<1:0> = 11(RC mode)  
s At VDD = 2.5V  
3.0*  
2.0*  
6.0  
4.0  
11  
9.0*  
6.0*  
s At VDD = 5.0V  
131  
132  
TCNV Conversion Time  
(not including  
TAD Set GO bit to new data in A/D result  
register  
Acquisition Time)(1)  
TACQ Acquisition Time  
(Note 2)  
11.5  
s  
5*  
s The minimum time is the amplifier  
settling time. This may be used if the  
“new” input voltage has not changed  
by more than 1 LSb (i.e., 4.1 mV @  
4.096V) from the last sampled  
voltage (as stored on CHOLD).  
134  
TGO  
Q4 to A/D Clock  
Start  
TOSC/2  
If the A/D clock source is selected as  
RC, a time of TCY is added before  
the A/D clock starts. This allows the  
SLEEPinstruction to be executed.  
* These parameters are characterized but not tested.  
† Data in “Typ” column is at 5.0V, 25C unless otherwise stated. These parameters are for design guidance only  
and are not tested.  
Note 1: ADRES register may be read on the following TCY cycle.  
2: See Section 7.1 “A/D Configuration and Operation” for minimum conditions.  
DS41190G-page 104  
2010 Microchip Technology Inc.  
 复制成功!