欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第69页浏览型号ATMEGA88-20AU的Datasheet PDF文件第70页浏览型号ATMEGA88-20AU的Datasheet PDF文件第71页浏览型号ATMEGA88-20AU的Datasheet PDF文件第72页浏览型号ATMEGA88-20AU的Datasheet PDF文件第74页浏览型号ATMEGA88-20AU的Datasheet PDF文件第75页浏览型号ATMEGA88-20AU的Datasheet PDF文件第76页浏览型号ATMEGA88-20AU的Datasheet PDF文件第77页  
ATmega48/88/168  
When the SPI is enabled as a Master, the data direction of this pin is controlled by DDB2. When  
the pin is forced by the SPI to be an input, the pull-up can still be controlled by the PORTB2 bit.  
OC1B, Output Compare Match output: The PB2 pin can serve as an external output for the  
Timer/Counter1 Compare Match B. The PB2 pin has to be configured as an output (DDB2 set  
(one)) to serve this function. The OC1B pin is also the output pin for the PWM mode timer  
function.  
PCINT2: Pin Change Interrupt source 2. The PB2 pin can serve as an external interrupt source.  
• OC1A/PCINT1 – Port B, Bit 1  
OC1A, Output Compare Match output: The PB1 pin can serve as an external output for the  
Timer/Counter1 Compare Match A. The PB1 pin has to be configured as an output (DDB1 set  
(one)) to serve this function. The OC1A pin is also the output pin for the PWM mode timer  
function.  
PCINT1: Pin Change Interrupt source 1. The PB1 pin can serve as an external interrupt source.  
• ICP1/CLKO/PCINT0 – Port B, Bit 0  
ICP1, Input Capture Pin: The PB0 pin can act as an Input Capture Pin for Timer/Counter1.  
CLKO, Divided System Clock: The divided system clock can be output on the PB0 pin. The  
divided system clock will be output if the CKOUT Fuse is programmed, regardless of the  
PORTB0 and DDB0 settings. It will also be output during reset.  
PCINT0: Pin Change Interrupt source 0. The PB0 pin can serve as an external interrupt source.  
Table 10-4 and Table 10-5 relate the alternate functions of Port B to the overriding signals  
shown in Figure 10-5 on page 69. SPI MSTR INPUT and SPI SLAVE OUTPUT constitute the  
MISO signal, while MOSI is divided into SPI MSTR OUTPUT and SPI SLAVE INPUT.  
73  
2545E–AVR–02/05  
 复制成功!