欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第160页浏览型号ATMEGA88-20AU的Datasheet PDF文件第161页浏览型号ATMEGA88-20AU的Datasheet PDF文件第162页浏览型号ATMEGA88-20AU的Datasheet PDF文件第163页浏览型号ATMEGA88-20AU的Datasheet PDF文件第165页浏览型号ATMEGA88-20AU的Datasheet PDF文件第166页浏览型号ATMEGA88-20AU的Datasheet PDF文件第167页浏览型号ATMEGA88-20AU的Datasheet PDF文件第168页  
16.1 SS Pin Functionality  
16.1.1  
Slave Mode  
When the SPI is configured as a Slave, the Slave Select (SS) pin is always input. When SS is  
held low, the SPI is activated, and MISO becomes an output if configured so by the user. All  
other pins are inputs. When SS is driven high, all pins are inputs, and the SPI is passive, which  
means that it will not receive incoming data. Note that the SPI logic will be reset once the SS pin  
is driven high.  
The SS pin is useful for packet/byte synchronization to keep the slave bit counter synchronous  
with the master clock generator. When the SS pin is driven high, the SPI slave will immediately  
reset the send and receive logic, and drop any partially received data in the Shift Register.  
16.1.2  
Master Mode  
When the SPI is configured as a Master (MSTR in SPCR is set), the user can determine the  
direction of the SS pin.  
If SS is configured as an output, the pin is a general output pin which does not affect the SPI  
system. Typically, the pin will be driving the SS pin of the SPI Slave.  
If SS is configured as an input, it must be held high to ensure Master SPI operation. If the SS pin  
is driven low by peripheral circuitry when the SPI is configured as a Master with the SS pin  
defined as an input, the SPI system interprets this as another master selecting the SPI as a  
slave and starting to send data to it. To avoid bus contention, the SPI system takes the following  
actions:  
1. The MSTR bit in SPCR is cleared and the SPI system becomes a Slave. As a result of  
the SPI becoming a Slave, the MOSI and SCK pins become inputs.  
2. The SPIF Flag in SPSR is set, and if the SPI interrupt is enabled, and the I-bit in SREG is  
set, the interrupt routine will be executed.  
Thus, when interrupt-driven SPI transmission is used in Master mode, and there exists a possi-  
bility that SS is driven low, the interrupt should always check that the MSTR bit is still set. If the  
MSTR bit has been cleared by a slave select, it must be set by the user to re-enable SPI Master  
mode.  
16.1.3  
SPI Control Register – SPCR  
Bit  
7
SPIE  
R/W  
0
6
5
DORD  
R/W  
0
4
MSTR  
R/W  
0
3
CPOL  
R/W  
0
2
CPHA  
R/W  
0
1
SPR1  
R/W  
0
0
SPR0  
R/W  
0
SPE  
R/W  
0
SPCR  
Read/Write  
Initial Value  
• Bit 7 – SPIE: SPI Interrupt Enable  
This bit causes the SPI interrupt to be executed if SPIF bit in the SPSR Register is set and the if  
the Global Interrupt Enable bit in SREG is set.  
• Bit 6 – SPE: SPI Enable  
When the SPE bit is written to one, the SPI is enabled. This bit must be set to enable any SPI  
operations.  
164  
ATmega48/88/168  
2545E–AVR–02/05  
 
 
 复制成功!