欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AU 参数 Datasheet PDF下载

ATMEGA48V-10AU图片预览
型号: ATMEGA48V-10AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32TQFP]
分类和应用: 时钟微控制器外围集成电路装置
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号ATMEGA48V-10AU的Datasheet PDF文件第5页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第6页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第7页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第8页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第10页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第11页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第12页浏览型号ATMEGA48V-10AU的Datasheet PDF文件第13页  
ATmega48/88/168
4.4
Status Register
The Status Register contains information about the result of the most recently executed arith-
metic instruction. This information can be used for altering program flow in order to perform
conditional operations. Note that the Status Register is updated after all ALU operations, as
specified in the Instruction Set Reference. This will in many cases remove the need for using the
dedicated compare instructions, resulting in faster and more compact code.
The Status Register is not automatically stored when entering an interrupt routine and restored
when returning from an interrupt. This must be handled by software.
The AVR Status Register – SREG – is defined as:
Bit
7
I
Read/Write
Initial Value
R/W
0
6
T
R/W
0
5
H
R/W
0
4
S
R/W
0
3
V
R/W
0
2
N
R/W
0
1
Z
R/W
0
0
C
R/W
0
SREG
• Bit 7 – I: Global Interrupt Enable
The Global Interrupt Enable bit must be set for the interrupts to be enabled. The individual inter-
rupt enable control is then performed in separate control registers. If the Global Interrupt Enable
Register is cleared, none of the interrupts are enabled independent of the individual interrupt
enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by
the RETI instruction to enable subsequent interrupts. The I-bit can also be set and cleared by
the application with the SEI and CLI instructions, as described in the instruction set reference.
• Bit 6 – T: Bit Copy Storage
The Bit Copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source or desti-
nation for the operated bit. A bit from a register in the Register File can be copied into T by the
BST instruction, and a bit in T can be copied into a bit in a register in the Register File by the
BLD instruction.
• Bit 5 – H: Half Carry Flag
The Half Carry Flag H indicates a Half Carry in some arithmetic operations. Half Carry Is useful
in BCD arithmetic. See the “Instruction Set Description” for detailed information.
• Bit 4 – S: Sign Bit, S = N
V
The S-bit is always an exclusive or between the Negative Flag N and the Two’s Complement
Overflow Flag V. See the “Instruction Set Description” for detailed information.
• Bit 3 – V: Two’s Complement Overflow Flag
The Two’s Complement Overflow Flag V supports two’s complement arithmetics. See the
“Instruction Set Description” for detailed information.
• Bit 2 – N: Negative Flag
The Negative Flag N indicates a negative result in an arithmetic or logic operation. See the
“Instruction Set Description” for detailed information.
• Bit 1 – Z: Zero Flag
The Zero Flag Z indicates a zero result in an arithmetic or logic operation. See the “Instruction
Set Description” for detailed information.
9
2545E–AVR–02/05