欢迎访问ic37.com |
会员登录 免费注册
发布采购

93LC86-I/P 参数 Datasheet PDF下载

93LC86-I/P图片预览
型号: 93LC86-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 8K / 16K 2.5V Microwire串行EEPROM [8K/16K 2.5V Microwire Serial EEPROM]
分类和应用: 存储内存集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 22 页 / 330 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号93LC86-I/P的Datasheet PDF文件第2页浏览型号93LC86-I/P的Datasheet PDF文件第3页浏览型号93LC86-I/P的Datasheet PDF文件第4页浏览型号93LC86-I/P的Datasheet PDF文件第5页浏览型号93LC86-I/P的Datasheet PDF文件第7页浏览型号93LC86-I/P的Datasheet PDF文件第8页浏览型号93LC86-I/P的Datasheet PDF文件第9页浏览型号93LC86-I/P的Datasheet PDF文件第10页  
93LC76/86
2.0
PRINCIPLES OF OPERATION
2.3
When the ORG pin is connected to V
CC
, the x16 orga-
nization is selected. When it is connected to ground,
the x8 organization is selected. Instructions, addresses
and write data are clocked into the DI pin on the rising
edge of the clock (CLK). The DO pin is normally held in
a high-Z state except when reading data from the
device, or when checking the Ready/Busy status
during a programming operation. The Ready/Busy
status can be verified during an erase/write operation
by polling the DO pin; DO low indicates that program-
ming is still in progress, while DO high indicates the
device is ready. The DO will enter the high-impedance
state on the falling edge of the CS.
Erase/Write Enable and Disable
(EWEN, EWDS)
The 93LC76/86 powers up in the Erase/Write Disable
(EWDS) state. All programming modes must be
preceded by an Erase/Write Enable (EWEN) instruction.
Once the
EWEN
instruction is executed, programming
remains enabled until an
EWDS
instruction is executed
or V
CC
is removed from the device. To protect against
accidental data disturb, the
EWDS
instruction can be
used to disable all erase/write functions and should
follow all programming operations. Execution of a
READ
instruction is independent of both the
EWEN
and
EWDS
instructions.
2.1
Start Condition
2.4
Data Protection
The Start bit is detected by the device if CS and DI are
both high with respect to the positive edge of CLK for
the first time.
Before a Start condition is detected, CS, CLK and DI
may change in any combination (except to that of a
Start condition), without resulting in any device opera-
tion (Read, Write, Erase, EWEN, EWDS, ERAL and
WRAL). As soon as CS is high, the device is no longer
in the Standby mode.
An instruction following a Start condition will only be
executed if the required amount of opcode, address
and data bits for any particular instruction are clocked
in.
After execution of an instruction (i.e., clock in or out of
the last required address or data bit) CLK and DI
become “don't care” bits until a new Start condition is
detected.
During power-up, all programming modes of operation
are inhibited until V
CC
has reached a level greater than
1.4V. During power-down, the source data protection
circuitry acts to inhibit all programming modes when
V
CC
has fallen below 1.4V.
The EWEN and EWDS commands give additional
protection against accidentally programming during
normal operation.
After power-up, the device is automatically in the
EWDS mode. Therefore, an
EWEN
instruction must be
performed before any
ERASE
or
WRITE
instruction can
be executed.
2.2
DI/DO
It is possible to connect the Data In and Data Out pins
together. However, with this configuration it is possible
for a “bus conflict” to occur during the “dummy zero”
that precedes the read operation, if A0 is a logic high
level. Under such a condition the voltage level seen at
Data Out is undefined and will depend upon the relative
impedances of Data Out and the signal source driving
A0. The higher the current sourcing capability of A0,
the higher the voltage at the Data Out pin.
DS21131E-page 6
Preliminary
2004 Microchip Technology Inc.