欢迎访问ic37.com |
会员登录 免费注册
发布采购

25LC640T-I/SN 参数 Datasheet PDF下载

25LC640T-I/SN图片预览
型号: 25LC640T-I/SN
PDF下载: 下载PDF文件 查看货源
内容描述: 64K SPI总线串行EEPROM [64K SPI Bus Serial EEPROM]
分类和应用: 存储内存集成电路光电二极管PC可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 24 页 / 361 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号25LC640T-I/SN的Datasheet PDF文件第2页浏览型号25LC640T-I/SN的Datasheet PDF文件第3页浏览型号25LC640T-I/SN的Datasheet PDF文件第4页浏览型号25LC640T-I/SN的Datasheet PDF文件第5页浏览型号25LC640T-I/SN的Datasheet PDF文件第7页浏览型号25LC640T-I/SN的Datasheet PDF文件第8页浏览型号25LC640T-I/SN的Datasheet PDF文件第9页浏览型号25LC640T-I/SN的Datasheet PDF文件第10页  
25AA640/25LC640
2.0
PIN DESCRIPTIONS
PIN FUNCTION TABLE
SOIC
1
2
3
4
5
6
7
8
TSSOP
3
4
5
6
7
8
1
2
Description
Chip Select Input
Serial Data Output
Write-Protect Pin
Ground
Serial Data Input
Serial Clock Input
Hold Input
Supply Voltage
The descriptions of the pins are listed in Table 2-1.
The WP pin function is blocked when the WPEN bit in
the STATUS register is low. This allows the user to
install the 25XX640 in a system with WP pin grounded
and still be able to write to the STATUS register. The
WP pin functions will be enabled when the WPEN bit is
set high.
TABLE 2-1:
Name
CS
SO
WP
V
SS
SI
SCK
HOLD
V
CC
PDIP
1
2
3
4
5
6
7
8
2.4
Serial Input (SI)
The SI pin is used to transfer data into the device. It
receives instructions, addresses, and data. Data is
latched on the rising edge of the serial clock.
2.5
Serial Clock (SCK)
The SCK is used to synchronize the communication
between a master and the 25XX640. Instructions,
addresses, or data present on the SI pin are latched on
the rising edge of the clock input, while data on the SO
pin is updated after the falling edge of the clock input.
2.1
Chip Select (CS)
2.6
Hold (HOLD)
A low level on this pin selects the device. A high level
deselects the device and forces it into Standby mode.
However, a programming cycle which is already
initiated or in progress will be completed, regardless of
the CS input signal. If CS is brought high, or remains
high during a program cycle, the device will go into
Standby mode when the programming cycle is
complete. When the device is deselected, SO goes to
the high-impedance state, allowing multiple parts to
share the same SPI bus. A low-to-high transition on CS
after a valid write sequence initiates an internal write
cycle. After power-up, a high-to-low transition on CS is
required prior to any sequence being initiated.
2.2
Serial Output (SO)
The SO pin is used to transfer data out of the 25XX640.
During a read cycle, data is shifted out on this pin after
the falling edge of the serial clock.
The HOLD pin is used to suspend transmission to the
25XX640 while in the middle of a serial sequence with-
out having to retransmit the entire sequence over
again. It must be held high any time this function is not
being used. Once the device is selected and a serial
sequence is underway, the HOLD pin may be pulled
low to pause further serial communication without
resetting the serial sequence. The HOLD pin must be
brought low while SCK is low, otherwise the HOLD
function will not be invoked until the next SCK high-to-
low transition. The 25XX640 must remain selected
during this sequence. The SI, SCK, and SO pins are in
a high-impedance state during the time the device is
paused and transitions on these pins will be ignored. To
resume serial communication, HOLD must be brought
high while the SCK pin is low, otherwise serial
communication will not resume. Lowering the HOLD
line at any time will tri-state the SO line.
2.3
Write-Protect (WP)
This pin is used in conjunction with the WPEN bit in the
STATUS register to prohibit writes to the nonvolatile
bits in the STATUS register. When WP is low and
WPEN is high, writing to the nonvolatile bits in the STA-
TUS register is disabled. All other operations function
normally. When WP is high, all functions, including
writes to the nonvolatile bits in the STATUS register
operate normally. If the WPEN bit is set, WP low during
a STATUS register write sequence will disable writing
to the STATUS register. If an internal write cycle has
already begun, WP going low will have no effect on the
write.
DS21223H-page 6
©
2008 Microchip Technology Inc.