欢迎访问ic37.com |
会员登录 免费注册
发布采购

24AA256-I/SN 参数 Datasheet PDF下载

24AA256-I/SN图片预览
型号: 24AA256-I/SN
PDF下载: 下载PDF文件 查看货源
内容描述: 256K I2C CMOS串行EEPROM [256K I2C CMOS Serial EEPROM]
分类和应用: 存储内存集成电路光电二极管双倍数据速率PC可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 26 页 / 465 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号24AA256-I/SN的Datasheet PDF文件第2页浏览型号24AA256-I/SN的Datasheet PDF文件第3页浏览型号24AA256-I/SN的Datasheet PDF文件第4页浏览型号24AA256-I/SN的Datasheet PDF文件第5页浏览型号24AA256-I/SN的Datasheet PDF文件第7页浏览型号24AA256-I/SN的Datasheet PDF文件第8页浏览型号24AA256-I/SN的Datasheet PDF文件第9页浏览型号24AA256-I/SN的Datasheet PDF文件第10页  
24AA256/24LC256/24FC256  
4.4  
Data Valid (D)  
4.0  
BUS CHARACTERISTICS  
The state of the data line represents valid data when,  
after a Start condition, the data line is stable for the  
duration of the high period of the clock signal.  
The following bus protocol has been defined:  
• Data transfer may be initiated only when the bus  
is not busy.  
The data on the line must be changed during the low  
period of the clock signal. There is one bit of data per  
clock pulse.  
• During data transfer, the data line must remain  
stable whenever the clock line is high. Changes in  
the data line, while the clock line is high, will be  
interpreted as a Start or Stop condition.  
Each data transfer is initiated with a Start condition and  
terminated with a Stop condition. The number of the  
data bytes transferred between the Start and Stop  
conditions is determined by the master device.  
Accordingly, the following bus conditions have been  
defined (Figure 4-1).  
4.1  
Bus Not Busy (A)  
4.5  
Acknowledge  
Both data and clock lines remain high.  
Each receiving device, when addressed, is obliged to  
generate an Acknowledge signal after the reception of  
each byte. The master device must generate an extra  
clock pulse which is associated with this Acknowledge  
bit.  
4.2  
Start Data Transfer (B)  
A high-to-low transition of the SDA line while the clock  
(SCL) is high, determines a Start condition. All  
commands must be preceded by a Start condition.  
Note: The 24XX256 does not generate any  
Acknowledge  
programming cycle is in progress.  
bits  
if  
an  
internal  
4.3  
Stop Data Transfer (C)  
A device that acknowledges must pull down the SDA  
line during the acknowledge clock pulse in such a way  
that the SDA line is stable low during the high period of  
the acknowledge related clock pulse. Of course, setup  
and hold times must be taken into account. During  
reads, a master must signal an end of data to the slave  
by NOT generating an Acknowledge bit on the last byte  
that has been clocked out of the slave. In this case, the  
slave (24XX256) will leave the data line high to enable  
the master to generate the Stop condition.  
A low-to-high transition of the SDA line, while the clock  
(SCL) is high, determines a Stop condition. All  
operations must end with a Stop condition.  
DS21203N-page 6  
© 2005 Microchip Technology Inc.