PIC16F818/819
FIGURE 15-6:
RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND
POWER-UP TIMER TIMING
VDD
MCLR
30
Internal
POR
33
PWRT
Time-out
32
Oscillator
Time-out
Internal
Reset
Watchdog
Timer
Reset
31
34
34
I/O pins
Note: Refer to Figure 15-3 for load conditions.
FIGURE 15-7:
BROWN-OUT RESET TIMING
VBOR
VDD
35
TABLE 15-3: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER
AND BROWN-OUT RESET REQUIREMENTS
Param
No.
Symbol
Characteristic
Min
Typ†
Max
Units
Conditions
30
TMCL
MCLR Pulse Width (Low)
2
—
—
µs
VDD = 5V, -40°C to +85°C
31*
TWDT
Watchdog Timer Time-out Period
(no prescaler)
13.6
16
18.4
ms VDD = 5V, -40°C to +85°C
32
TOST
Oscillation Start-up Timer Period
Power-up Timer Period
—
61.2
—
1024 TOSC
—
82.8
2.1
—
TOSC = OSC1 period
33*
34
TPWRT
72
—
ms VDD = 5V, -40°C to +85°C
TIOZ
I/O High-Impedance from MCLR
Low or Watchdog Timer Reset
µs
35
TBOR
Brown-out Reset Pulse Width
100
—
—
µs
VDD ≤ VBOR (D005)
*
These parameters are characterized but not tested.
†
Data in “Typ” column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not
tested.
2004 Microchip Technology Inc.
DS39598E-page 133