欢迎访问ic37.com |
会员登录 免费注册
发布采购

11AA010T-I/TO 参数 Datasheet PDF下载

11AA010T-I/TO图片预览
型号: 11AA010T-I/TO
PDF下载: 下载PDF文件 查看货源
内容描述: [128 X 8 1-WIRE SERIAL EEPROM, PBCY3, ROHS COMPLIANT, PLASTIC, TO-92, 3 PIN]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟内存集成电路
文件页数/大小: 48 页 / 747 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号11AA010T-I/TO的Datasheet PDF文件第4页浏览型号11AA010T-I/TO的Datasheet PDF文件第5页浏览型号11AA010T-I/TO的Datasheet PDF文件第6页浏览型号11AA010T-I/TO的Datasheet PDF文件第7页浏览型号11AA010T-I/TO的Datasheet PDF文件第9页浏览型号11AA010T-I/TO的Datasheet PDF文件第10页浏览型号11AA010T-I/TO的Datasheet PDF文件第11页浏览型号11AA010T-I/TO的Datasheet PDF文件第12页  
11XX  
FIGURE 3-4:  
MAK (‘1’)  
ACKNOWLEDGE BITS  
3.3  
Acknowledge  
SAK (‘1’)  
An Acknowledge routine occurs after each byte is  
transmitted, including the start header. This routine  
consists of two bits. The first bit is transmitted by the  
master, and the second bit is transmitted by the slave.  
Note: A MAK must always be transmitted  
NoMAK (‘0’)  
NoSAK(1)  
following the start header.  
The Master Acknowledge, or MAK, is signified by trans-  
mitting a ‘1’, and informs the slave that the current  
operation is to be continued. Conversely, a Not  
Acknowledge, or NoMAK, is signified by transmitting a  
0’, and is used to end the current operation (and initiate  
the write cycle for write operations).  
Note 1: A NoSAK is defined as any sequence that is not a  
valid SAK.  
3.4  
Device Addressing  
Note: When a NoMAK is used to end a  
WRITE or WRSR instruction, the write  
A device address byte is the first byte received from the  
master device following the start header. The device  
address byte consists of a four-bit family code, for the  
11XX this is set as ‘1010’. The last four bits of the  
device address byte are the device code, which is  
hardwired to ‘0000’ on the 11XXXX0 devices.  
cycle is not initiated if no bytes of data  
have been received.  
The slave Acknowledge, or SAK, is also signified by  
transmitting a ‘1’, and confirms proper communication.  
However, unlike the NoMAK, the NoSAK is signified by  
the lack of a middle edge during the bit period.  
The device code on 11XXXX1 devices is hardwired to  
0001’. This allows both 11XXXX0 and 11XXXX1  
devices to be used on the same bus without address  
conflicts.  
Note: In order to guard against bus conten-  
tion, a NoSAK will occur after the start  
header.  
FIGURE 3-5:  
DEVICE ADDRESS BYTE  
ALLOCATION  
A NoSAK will occur for the following events:  
• Following the start header  
• Following the device address, if no slave on the  
bus matches the transmitted address  
MAKSAK  
SLAVE ADDRESS  
• Following the command byte, if the command is  
invalid, including Read, CRRD, Write, WRSR,  
SETAL, and ERAL during a write cycle.  
0
0
0
0(1)  
1
0
1
0
• If the slave becomes out of sync with the master  
• If a command is terminated prematurely by using  
a NoMAK, with the exception of immediately after  
the device address.  
Note 1: This bit is a ‘1’ on the 11XXXX1.  
3.5  
Bus Conflict Protection  
See Figure 3.3 and Figure 3-4 for details.  
To help guard against high current conditions arising  
from bus conflicts, the 11XX features a current-limited  
output driver. The IOL and IOH specifications describe  
the maximum current that can be sunk or sourced,  
respectively, by the SCIO pin. The 11XX will vary the  
output driver impedance to ensure that the maximum  
current level is not exceeded.  
If a NoSAK is received from the slave after any byte  
(except the start header), an error has occurred. The  
master should then perform a standby pulse and begin  
the desired command again.  
FIGURE 3-3:  
Master  
ACKNOWLEDGE  
ROUTINE  
Slave  
SAK  
MAK  
DS22067J-page 8  
2011 Microchip Technology Inc.