欢迎访问ic37.com |
会员登录 免费注册
发布采购

11AA02UIDT-I/TT 参数 Datasheet PDF下载

11AA02UIDT-I/TT图片预览
型号: 11AA02UIDT-I/TT
PDF下载: 下载PDF文件 查看货源
内容描述: [SPI BUS SERIAL EEPROM]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟光电二极管内存集成电路
文件页数/大小: 32 页 / 535 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第11页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第12页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第13页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第14页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第16页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第17页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第18页浏览型号11AA02UIDT-I/TT的Datasheet PDF文件第19页  
11AA02UID  
The ERAL instruction is ignored if either of the Block  
Protect bits (BP0, BP1) are not ‘0’, meaning 1/4, 1/2, or  
all of the array is protected.  
4.7  
Erase All (ERAL) Instruction  
The ERALinstruction allows the user to write ‘0x00’ to  
the entire memory array with one command. Note that  
the write enable latch (WEL) must first be set by issuing  
the WRENinstruction.  
Note:  
The ERALinstruction must be terminated  
with a NoMAK following the command  
byte. If a NoMAK is not received at this  
point, the command will be considered  
invalid, and the device will go into Idle  
mode without responding with a SAK or  
executing the command.  
Once the write enable latch is set, the user may pro-  
ceed with issuing a ERAL instruction (including the  
header and device address bytes). Immediately after  
the NoMAK bit has been transmitted by the master, the  
internal write cycle is initiated, during which time all  
words of the memory array are written to ‘0x00’.  
FIGURE 4-8:  
ERASE ALL COMMAND SEQUENCE  
Device Address  
Standby Pulse  
Start Header  
SCIO  
0 1 0 1 0 1 0 1  
1 0 1 0 0 0 0 0  
Command  
SCIO  
0 1 1 0 1 1 0 1  
Twc  
The SETALinstruction is ignored if either of the Block  
Protect bits (BP0, BP1) are not ‘0’, meaning 1/4, 1/2, or  
all of the array is protected.  
4.8  
Set All (SETAL) Instruction  
The SETALinstruction allows the user to write ‘0xFF’  
to the entire memory array with one command. Note  
that the write enable latch (WEL) must first be set by  
issuing the WRENinstruction.  
Note:  
The SETAL instruction must be termi-  
nated with a NoMAK following the com-  
mand byte. If a NoMAK is not received at  
this point, the command will be consid-  
ered invalid, and the device will go into  
Idle mode without responding with a SAK  
or executing the command.  
Once the write enable latch is set, the user may pro-  
ceed with issuing a SETAL instruction (including the  
header and device address bytes). Immediately after  
the NoMAK bit has been transmitted by the master, the  
internal write cycle is initiated, during which time all  
words of the memory array are written to ‘0xFF’.  
FIGURE 4-9:  
SET ALL COMMAND SEQUENCE  
Device Address  
Standby Pulse  
Start Header  
SCIO  
0 1 0 1 0 1 0 1  
1 0 1 0 0 0 0 0  
Command  
SCIO  
0 1 1 0 0 1 1 1  
Twc  
2013 Microchip Technology Inc.  
DS20005206A-page 15  
 复制成功!