欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML6694CH 参数 Datasheet PDF下载

ML6694CH图片预览
型号: ML6694CH
PDF下载: 下载PDF文件 查看货源
内容描述: 用5位接口100BASE -TX的物理层 [100BASE-TX Physical Layer with 5-Bit Interface]
分类和应用: 电信集成电路以太网:16GBASE-T
文件页数/大小: 12 页 / 179 K
品牌: MICRO-LINEAR [ MICRO LINEAR CORPORATION ]
 浏览型号ML6694CH的Datasheet PDF文件第1页浏览型号ML6694CH的Datasheet PDF文件第2页浏览型号ML6694CH的Datasheet PDF文件第4页浏览型号ML6694CH的Datasheet PDF文件第5页浏览型号ML6694CH的Datasheet PDF文件第6页浏览型号ML6694CH的Datasheet PDF文件第7页浏览型号ML6694CH的Datasheet PDF文件第8页浏览型号ML6694CH的Datasheet PDF文件第9页  
ML6694
PIN DESCRIPTION
(Pin numbers for TQFP package in parentheses)
PIN
NAME
DESCRIPTION
1
2-6
7
(39)
(40-44)
(1)
AGND1
TSM<4:0>
PWRDN
RSM<4:0>
Analog ground.
Transmit data TTL inputs. TSM<4:0> inputs accept TX data symbols. Data
appearing at TSM<4:0> are clocked into the ML6694 on the rising edge of TXC.
Device power down input. A low signal powers down all ciruits of the ML6694, and
dissipates less than 20mA.
Receive data TTL outputs. RSM<4:0> outputs may be sampled synchronously with
RXC’s rising edge.
8,9,
(2, 3,
11,13, 5, 7, 9)
15
10
12
14
16
(4)
(6)
(8)
(10)
DGND1
DVCC1
DGND2
RXC
Digital ground.
Digital +5V power supply.
Digital ground.
Recovered receive symbol clock TTL output. This 25MHz clock is phase-aligned
with the internal 125MHz bit clock recovered from the signal received at TPINP/N
when data is present. Receive data at RSM<4:0> change on the falling edges and
should be sampled on the rising edges of this clock. RXC is phase aligned to TXC
when 100BASE-TX signal is not present at TPINP/N
Digital ground.
Digital +5V power supply.
Digital ground.
Digital ground.
Digital ground.
Digital +5V power supply.
Digital ground.
Signal detect TTL output. A high output level indicates 100BASE-TX activity at
TPINP/N with an amplitude exceeding the preset threshold. The signal detect
function is active only in 100Mbps mode, that is when the pin SEL10/100 is low.
Speed select TTL input. Driving this pin high disables 100BASE-TX transmit and
receive functions, and enables the 10BASE-T transmit path from 10BTTXINP/N to
TPOUTP/N. A low signal on SEL10/100 disables the 10BTTXINP/N inputs and enables
100BASE-TX operation.
Analog positive power supply.
Equalizer bias resistor input. An external 9.53kΩ, 1% resistor connected between
RGMSET and AGND3 sets internal time constants controlling the receive equalizer
transfer function.
Transmit level bias resistor input. An external 2.49kΩ, 1% resistor connected
between RTSET and AGND3 sets a precision constant bias current for the twisted
pair transmit level.
Analog ground.
Transmit twisted pair outputs. This differential current output pair drives MLT-3
waveforms into the network coupling transformer in 100BASE-TX mode, and
10BASE-T or FLP waveforms in 10BASE-T mode.
Analog ground.
Analog +5V power supply.
Receive twisted pair inputs. This differential input pair receives 100BASE-TX signals
from the network.
17
18
19
20
21
22
23
24
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
DGND3
DVCC2
DGND4A
DGND4B
DGND4C
DVCC5
DGND5
SD0
25
(19)
SEL10/100
28
30
(22)
(24)
AVCC3
RGMSET
31
(25)
RTSET
32
(26)
AGND3
TPOUTN/P
33,34 (27,28)
35
36
(29)
(30)
AGND2
AVCC2
TPINN/P
37,38 (31, 32)
3