Low-Jitter Precision LVDS Oscillator
DSC1103 DSC1123
Absolute Maximum Ratings
Ordering Code
Item
Min
-0.3
-0.3
-
Max
+4.0
Unit Condition
Temp Range
E: -20 to 70
I: -40 to 85
L: -40 to 105
Supply Voltage
Input Voltage
Junction Temp
Storage Temp
Soldering Temp
V
V
Enable Modes
0: Enable/Standby
2: Enable/Disable
Packing
T: Tape & Reel
: Tube
VDD+0.3
+150
°C
°C
°C
V
-55
-
+150
DSC11 0 3 C I 5
125.0000
T
+260
40sec max.
ESD
HBM
MM
-
Package
A: 7.0x5.0mm
B: 5.0x3.2mm
C: 3.2x2.5mm
Stability
1: ±50ppm
2: ±25ppm
5: ±10ppm
Freq (MHz)
125.0000
4000
400
1500
CDM
D: 2.5x2.0mm
N: 7.0x5.0mm (no center pad)
Note: 1000+ years of data retention on internal memory
Specifications
Parameter
Condition
Min.
Typ.
Max.
Unit
Supply Voltage1
VDD
IDD
2.25
3.6
V
EN pin low – outputs are disabled
Supply Current
DSC1103
DSC1123
0.095
22
mA
20
Includes frequency variations due
to initial tolerance, temp. and
power supply voltage
±10
±25
±50
Frequency Stability
Δf
ppm
Aging
Startup Time2
Δf
tSU
1 year @25°C
T=25°C
±5
5
ppm
ms
Input Logic Levels
Input logic high
Input logic low
VIH
VIL
0.75xVDD
-
-
V
0.25xVDD
Output Disable Time3
Output Enable Time
Enable Pull-Up Resistor4
tDA
5
ns
DSC1103
DSC1123
5
20
ms
ns
tEN
Pull-up resistor exist
LVDS Outputs
40
29
kΩ
Supply Current
IDD
VOS
∆VOS
VPP
Output Enabled, RL=100Ω
R=100Ω Differential
32
1.4
50
mA
V
Output offset Voltage
Delta Offset Voltage
Pk to Pk Output Swing
Output Transition time3
Rise Time
1.125
mV
mV
Single-Ended
350
200
20% to 80%
RL=50Ω, CL= 2pF
tR
tF
ps
Fall Time
Frequency
f0
Single Frequency
Differential
2.3
48
460
52
MHz
%
Output Duty Cycle
Period Jitter
SYM
JPER
2.5
psRMS
200kHz to 20MHz @156.25MHz
100kHz to 20MHz @156.25MHz
12kHz to 20MHz @156.25MHz
0.28
0.4
1.7
Integrated Phase Noise
JPH
psRMS
2
Notes:
1.
Pin 6 VDD should be filtered with 0.1uf capacitor.
2.
3.
4.
tsu is time to 100ppm of output frequency after VDD is applied and outputs are enabled.
Output Waveform and Test Circuit figures below define the parameters.
Output is enabled if pad is floated or not connected.
______________________________________________________________________________________________________________________________________________
DSC1103 | DSC1123 Page 2 MK-Q-B-P-D-110410-03-6