欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX29LV800CBTI-90 参数 Datasheet PDF下载

MX29LV800CBTI-90图片预览
型号: MX29LV800CBTI-90
PDF下载: 下载PDF文件 查看货源
内容描述: 8M - BIT [ 1Mx8 / 512K X16 ] CMOS单电压3V仅限于Flash存储器 [8M-BIT [1Mx8/512K x16] CMOS SINGLE VOLTAGE 3V ONLY FLASH MEMORY]
分类和应用: 存储
文件页数/大小: 69 页 / 784 K
品牌: Macronix [ MACRONIX INTERNATIONAL ]
 浏览型号MX29LV800CBTI-90的Datasheet PDF文件第10页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第11页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第12页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第13页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第15页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第16页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第17页浏览型号MX29LV800CBTI-90的Datasheet PDF文件第18页  
MX29LV800C T/B  
The Automatic Chip Erase does not require the device to  
be entirely pre-programmed prior to executing the Auto-  
matic Chip Erase. Upon executing the Automatic Chip  
Erase, the device will automatically program and verify  
the entire memory for an all-zero data pattern. When the  
device is automatically verified to contain an all-zero pat-  
tern, a self-timed chip erase and verify begin. The erase  
and verify operations are completed when the data on Q7  
is "1" at which time the device returns to the Read mode.  
The system is not required to provide any control or tim-  
ing during these operations.  
gram or erase operation is completed within a time of  
tREADY (not during Embedded Algorithms).The system  
can read data tRH after the RESET# pin returns toVIH.  
Refer to the AC Characteristics tables for RESET# pa-  
rameters and to Figure 22 for the timing diagram.  
READ/RESET COMMAND  
The read or reset operation is initiated by writing the read/  
reset command sequence into the command register.  
Microprocessor read cycles retrieve array data. The de-  
vice remains enabled for reads until the command regis-  
ter contents are altered.  
When using the Automatic Chip Erase algorithm, note  
that the erase automatically terminates when adequate  
erase margin has been achieved for the memory array  
(no erase verification command is required).  
If program-fail or erase-fail happen, the write of F0H will  
reset the device to abort the operation. A valid com-  
mand must then be written to place the device in the  
desired state.  
If the Erase operation was unsuccessful, the data on Q5  
is "1" (see Table 8), indicating the erase operation ex-  
ceed internal timing limit.  
The automatic erase begins on the rising edge of the last  
WE# or CE# pulse, whichever happens first in the com-  
mand sequence and terminates when the data on Q7 is  
"1" at which time the device returns to the Read mode,  
or the data on Q6 stops toggling for two consecutive read  
cycles at which time the device returns to the Read mode.  
SILICON-ID READ COMMAND  
Flash memories are intended for use in applications where  
the local CPU alters memory contents. As such, manu-  
facturer and device codes must be accessible while the  
device resides in the target system. PROM program-  
mers typically access signature codes by raising A9 to  
a high voltage (VID). However, multiplexing high voltage  
onto address lines is not generally desired system de-  
sign practice.  
The MX29LV800C T/B contains a Silicon-ID-Read op-  
eration to supple traditional PROM programming meth-  
odology. The operation is initiated by writing the read  
silicon ID command sequence into the command regis-  
ter. Following the command write, a read cycle with  
A1=VIL, A0=VIL retrieves the manufacturer code of C2H/  
00C2H. A read cycle with A1=VIL, A0=VIH returns the  
device code of DAH/22DAH for MX29LV800CT, 5BH/  
225BH for MX29LV800CB.  
SET-UP AUTOMATIC CHIP/SECTOR ERASE COM-  
MANDS  
Chip erase is a six-bus cycle operation. There are two  
"unlock" write cycles. These are followed by writing the  
"set-up" command 80H. Two more "unlock" write cycles  
are then followed by the chip erase command 10H or  
sector erase command 30H.  
P/N:PM1183  
REV. 1.4, APR. 24, 2006  
14  
 复制成功!