MX25L3205A
Figure 15. Read Status Register (RDSR) Sequence (Command 05)
CS#
SCLK
SI
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
command
05
Status Register Out
Status Register Out
High-Z
SO
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
X
MSB
MSB
Notes: In serial RDID and RDSR mode, output pin SO will be enabled at 8th clock's rising edge. That means, MXIC's drip
will enable output half a cycle in advance compare with other compatible vendor's spec.
Figure 16. Write Status Register (WRSR) Sequence (Command 01)
CS#
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15
SCLK
command
01
Status
Register In
SI
7
6
5
4
3
2
0
1
MSB
High-Z
SO
Figure 17. Read Data Bytes (READ) Sequence (Command 03)
CS#
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31 32 33 34 35 36 37 38 39
SCLK
command
03
24-Bit Address
23 22 21
MSB
3
2
1
0
SI
Data Out 1
Data Out 2
High-Z
2
X
7
6
5
4
3
1
7
0
SO
MSB
Notes: In READ mode, FAST_READ mode, RES mode and REMS mode, MXIC IC will enable output an entire cycle in
advance compare with other compatible vendor's spec. Detail condition please reference the waveform.
P/N:PM1243
REV. 1.2, NOV. 06, 2006
26