欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS1230Y-100+ 参数 Datasheet PDF下载

DS1230Y-100+图片预览
型号: DS1230Y-100+
PDF下载: 下载PDF文件 查看货源
内容描述: [Non-Volatile SRAM Module, 32KX8, 100ns, CMOS, 0.740 INCH, ROHS COMPLIANT, DIP-28]
分类和应用: 静态存储器内存集成电路
文件页数/大小: 10 页 / 207 K
品牌: MAXIM [ MAXIM INTEGRATED PRODUCTS ]
 浏览型号DS1230Y-100+的Datasheet PDF文件第2页浏览型号DS1230Y-100+的Datasheet PDF文件第3页浏览型号DS1230Y-100+的Datasheet PDF文件第4页浏览型号DS1230Y-100+的Datasheet PDF文件第5页浏览型号DS1230Y-100+的Datasheet PDF文件第6页浏览型号DS1230Y-100+的Datasheet PDF文件第7页浏览型号DS1230Y-100+的Datasheet PDF文件第9页浏览型号DS1230Y-100+的Datasheet PDF文件第10页  
DS1230Y/AB
(T
A
= +25°C)
PARAMETER
Expected Data Retention Time
SYMBOL
t
DR
MIN
10
TYP
MAX
UNITS
years
NOTES
9
WARNING:
Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery
backup mode.
NOTES:
1.
WE
is high for a Read Cycle.
2.
OE
= V
IH
or V
IL
. If
OE
= V
IH
during write cycle, the output buffers remain in a high-impedance state.
3. t
WP
is specified as the logical AND of
CE
and
WE
. t
WP
is measured from the latter of
CE
or
WE
going low to the earlier of
CE
or
WE
going high.
4. t
DH
, t
DS
are measured from the earlier of
CE
or
WE
going high.
5. These parameters are sampled with a 5 pF load and are not 100% tested.
6. If the
CE
low transition occurs simultaneously with or latter than the
WE
low transition, the output
buffers remain in a high-impedance state during this period.
7. If the
CE
high transition occurs prior to or simultaneously with the
WE
high transition, the output
buffers remain in high-impedance state during this period.
8. If
WE
is low or the
WE
low transition occurs prior to or simultaneously with the
CE
low transition,
the output buffers remain in a high-impedance state during this period.
9. Each DS1230 has a built-in switch that disconnects the lithium source until the user first applies V
CC
.
The expected t
DR
is defined as accumulative time in the absence of V
CC
starting from the time power
is first applied by the user. This parameter is assured by component selection, process control, and
design. It is not measured directly during production testing.
10. All AC and DC electrical characteristics are valid over the full operating temperature range. For
commercial products, this range is 0°C to 70°C. For industrial products (IND), this range is -40°C to
+85°C.
11. In a power-down condition the voltage on any pin may not exceed the voltage on V
CC
.
12. t
WR1
and t
DH1
are measured from
WE
going high.
13. t
WR2
and t
DH2
are measured from
CE
going high.
14. DS1230 modules are recognized by Underwriters Laboratories (UL) under file E99151.
DC TEST CONDITIONS
Outputs Open
Cycle = 200 ns for operating current
All voltages are referenced to ground
AC TEST CONDITIONS
Output Load: 100 pF + 1TTL Gate
Input Pulse Levels: 0 - 3.0V
Timing Measurement Reference Levels
Input: 1.5V
Output: 1.5V
Input pulse Rise and Fall Times: 5 ns
8 of 10