欢迎访问ic37.com |
会员登录 免费注册
发布采购

MV78200-A0-BHO-C080 参数 Datasheet PDF下载

MV78200-A0-BHO-C080图片预览
型号: MV78200-A0-BHO-C080
PDF下载: 下载PDF文件 查看货源
内容描述: 发现™系列的创新CPU系列硬件规格 [Discovery™ Innovation Series CPU Family Hardware Specifications]
分类和应用:
文件页数/大小: 128 页 / 1541 K
品牌: MARVELL [ MARVELL TECHNOLOGY GROUP LTD. ]
 浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第88页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第89页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第90页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第91页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第93页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第94页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第95页浏览型号MV78200-A0-BHO-C080的Datasheet PDF文件第96页  
MV78200  
Hardware Specifications  
9.6.6.6  
SDRAM DDR2 200 MHz Interface AC Timing Table  
Table 49: SDRAM DDR2 200 MHz Interface AC Timing Table  
200 MHz @ 1.8V  
Description  
Symbol  
Min  
Max  
Units  
MHz  
ns  
Notes  
Clock frequency  
fCK  
tDOVB  
tDOVA  
tDIPW  
tDQSH  
tDQSL  
tDSS  
200.0  
-
DQ and DM valid output time before DQS transition  
DQ and DM valid output time after DQS transition  
DQ and DM output pulse w idth  
0.50  
0.50  
0.35  
0.35  
0.35  
0.34  
0.34  
-0.11  
0.35  
0.41  
0.45  
0.45  
-0.55  
1.50  
2.25  
0.80  
0.67  
-
-
-
ns  
-
-
tCK  
tCK  
tCK  
tCK  
tCK  
tCK  
tCK  
tCK  
tCK  
tCK  
ns  
-
DQS output high pulse w idth  
-
-
DQS output low pulse w idth  
-
-
DQS falling edge to CLK-CLKn rising edge  
DQS falling edge from CLK-CLKn rising edge  
CLK-CLKn rising edge to DQS output rising edge  
DQS w rite preamble  
-
1
tDSH  
-
1
tDQSS  
tWPRE  
tWPST  
tCH  
0.11  
-
-
-
DQS w rite postamble  
-
-
CLK-CLKn high-level w idth  
0.55  
1
CLK-CLKn low -level w idth  
tCL  
0.55  
1
DQ input setup time relative to DQS in transition  
DQ input hold time relative to DQS in transition  
Address and Control valid output time before CLK-CLkn rising edge  
Address and Control valid output time after CLK-CLKn rising edge  
Address and control output pulse w idth  
tDSI  
-
-
-
-
-
-
-
tDHI  
ns  
tAOVB  
tAOVA  
tIPW  
ns  
1, 2  
1, 2  
-
ns  
tCK  
Notes :  
General comment: All timing values w ere measured from vref to vref, unless otherw ise specified.  
General comment: All input timing values assume minimum slew rate of 1 V/ns (slew rate measured from Vref +/-125 mV).  
General comment: tCK = 1/fCK.  
General comment: For all signals, the load is CL = 16 pF.  
1. This timing value is defined on CLK / CLKn crossing point.  
2. This timing value is defined w hen Address and Control signals are output ¼tCK after CLK-CLKn rising edge.  
For more information, see register settings.  
MV-S104671-U0 Rev. C  
Page 92  
Copyright © 2008 Marvell  
December 6, 2008, Preliminary  
Document Classification: Proprietary Information