MV78200
Hardware Specifications
Table 43: SDRAM DDR2 400 MHz Interface Address and Control Timing Table
400 MHz @ 1.8V
Description
Symbol
tAOIB
Min
-
Max
Units
ns
Notes
1, 3
Address and Control invalid output time before CLK-CLkn rising edge
Address and Control invalid output time after CLK-CLKn rising edge
Address and Control valid output time before CLK-CLkn rising edge
Address and Control valid output time after CLK-CLKn rising edge
Address and Control valid output time before CLK-CLkn rising edge
Address and Control valid output time after CLK-CLKn rising edge
0.20
tAOIA
-
0.40
ns
1, 3
tAOVB
tAOVA
tAOVB
tAOVA
0.95
0.95
1.50
0.45
-
-
-
-
ns
1, 2
ns
1, 2
ns
1, 4
ns
1, 4
Notes :
General comment: All timing values w ere measured from vref to vref, unless otherw ise specified.
General comment: For all signals, the load is CL = 14 pF.
1. This timing value is defined on CLK / CLKn crossing point.
2. This timing value is defined w hen Address and Control signals are output on CLK-CLKn falling edge.
For more information, see register settings.
3. This timing value is defined w hen Address and Control signals are output on CLK-CLKn rising edge
(1T and 2T configurations). For more information, see register settings.
4. This timing value is defined w hen Address and Control signals are output ¼ cycle after CLK-CLKn rising edge.
MV-S104671-U0 Rev. C
Page 86
Copyright © 2008 Marvell
Document Classification: Proprietary Information
December 6, 2008, Preliminary