欢迎访问ic37.com |
会员登录 免费注册
发布采购

MV78100-A0-BHO-C080 参数 Datasheet PDF下载

MV78100-A0-BHO-C080图片预览
型号: MV78100-A0-BHO-C080
PDF下载: 下载PDF文件 查看货源
内容描述: 发现™系列的创新CPU系列硬件规格 [Discovery™ Innovation Series CPU Family Hardware Specifications]
分类和应用:
文件页数/大小: 124 页 / 1524 K
品牌: MARVELL [ MARVELL TECHNOLOGY GROUP LTD. ]
 浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第1页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第2页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第3页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第5页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第6页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第7页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第8页浏览型号MV78100-A0-BHO-C080的Datasheet PDF文件第9页  
MV78100  
Hardware Specifications  
„ PCI Express Target specific features  
Supports reception of up to four read requests  
Maximum read request of up to 4 KB  
Maximum write request of up to 128 bytes  
Supports PCI Express access to all of the device’s  
internal registers  
Supports all DIMMs configurations (registered and  
un-buffered, x8 or x16 DRAM devices)  
Supports 2T mode to enable high-frequency  
operation, even under heavy load configuration  
Supports DRAM bank interleaving  
Supports up to 32 open pages  
Supports up to 128-byte burst per single memory  
access  
„ Two Gigabit Ethernet MACs  
Support 10/100/1000 Mbps  
„ Device Bus controller  
Full wire speed receive and transmit of short  
packets  
GMII/MII interface when using a single port  
RGMII interface when using dual ports  
Priority queueing on receive based on DA,  
VLAN-Tag, IP-TOS  
Also supports queuing based on Marvell DSA Tag  
Layer2/3/4 frame encapsulation detection  
Supports long frames (up to 9K) on both receive  
and transmit  
32-bit multiplexed address/data bus  
Supports different types of standard memory  
devices such as Flash, ROM, and SRAM  
Supports NAND Flash  
Five chip selects with programmable timing  
Optional external wait-state support  
8-, 16-, or 32-bit width device support  
Up to 128-byte burst per single device bus access  
Support for boot ROMs  
Hardware TCP/IP checksum on receive and  
transmit  
„ Two PCI Express interfaces (x4)  
PCI Express Base 1.1 compliant  
Integrated low-power SERDES PHY, based on  
proven Marvell SERDES technology  
Can be configured as an Endpoint or as Root  
Complex  
„ Three USB 2.0 ports  
Each port can act as USB host or peripheral  
USB 2.0 compliant  
Integrated USB 2.0 PHY  
x1/x4 link width, 2.5 GHz signalling  
Lane polarity reversal support  
Maximum payload size of 128 bytes  
Single Virtual Channel (VC-0)  
EHCI compatible as a host  
As a host, supports direct connection to all  
peripheral types (LS, FS, HS)  
As a peripheral, connects to all host types (HS, FS)  
and hubs  
Replay buffer support  
Up to six independent endpoints supporting control,  
interrupt, bulk, and isochronous data transfers  
Dedicated DMA for data movement between  
memory and port  
Extended PCI Express configuration space  
Advanced Error Reporting (AER) support  
Power management: L0s and SW L1 support  
Interrupt emulation message support  
Error message support  
„ Integrates Two Marvell 3 Gbps SATA PHYs  
Compliant with SATA II Phase 1 specifications  
- Supports SATA II Native Command Queuing  
(NCQ), up to 128 outstanding commands per  
port  
„ Configurable PCI Express x4 or Quad x1 port  
Each one of the PCI Express ports can be  
configured to act as four independent x1 ports; this  
is useful for interfacing multiple off-the-shelf  
PCI-Express devices.  
- First party DMA (FPDMA) full support  
- Backwards compatible with SATA I devices  
Each of the x1 ports is PCI Express Base 1.1  
compliant, has its own register file, and supports  
the full feature set as the x4 port.  
Supports SATA II Phase 2 advanced features  
- 3 Gbps SATA II speed  
- Port Multiplier (PM)—Performs FIS-Based  
Switching as defined in SATA working group PM  
definition  
- Port Selector (PS)—Issues the protocol-based  
OOB sequence to select the active host port  
„ PCI Express Master specific features  
Host to PCI Express bridge—translates CPU  
cycles to PCI Express Memory or configuration  
cycles  
Supports DMA bursts between memory and  
PCI-Express  
Supports up to four outstanding read transactions  
Maximum read request of up to 128 bytes  
Maximum write request of up to 128 bytes  
Supports device 48-bit addressing  
Supports ATA Tag Command Queuing  
MV-S104552-U0 Rev. D  
Copyright © 2008 Marvell  
Page 4  
Document Classification: Proprietary Information  
December 6, 2008, Preliminary