欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPR520 参数 Datasheet PDF下载

LPR520图片预览
型号: LPR520
PDF下载: 下载PDF文件 查看货源
内容描述: 4个16位多级管道注册 [4 x 16-bit Multilevel Pipeline Register]
分类和应用:
文件页数/大小: 5 页 / 164 K
品牌: LOGIC [ LOGIC DEVICES INCORPORATED ]
 浏览型号LPR520的Datasheet PDF文件第2页浏览型号LPR520的Datasheet PDF文件第3页浏览型号LPR520的Datasheet PDF文件第4页浏览型号LPR520的Datasheet PDF文件第5页  
LPR520
DEVICES INCORPORATED
4 x 16-bit Multilevel Pipeline Register
LPR520
DEVICES INCORPORATED
4 x 16-bit Multilevel Pipeline Register
DESCRIPTION
The
LPR520
is functionally compat-
ible with the L29C520 but have 16-bit
inputs and outputs. The LPR520 is
implemented in low power CMOS.
The LPR520 contains four registers
which can be configured as two
independent, 2-level pipelines or as
one 4-level pipeline.
The Instruction pins, I
1-0
, control the
loading of the registers. The registers
may be configured as a four-stage
delay line, with data loaded into R1
and shifted sequentially through R2,
R3, and R4. Also, data may be loaded
from the inputs into either R1 or R3
with only R2 or R4 shifting. Finally,
I
1-0
may be set to prevent any register
from changing.
The S
1-0
select lines control a 4-to-1
multiplexer which routes the contents
of any of the registers to the Y output
pins. The independence of the I and S
controls allows simultaneous write
and read operations on different
registers.
FEATURES
u
Four 16-bit Registers
u
Implements Double 2-Stage
Pipeline or Single 4-Stage Pipeline
Register
u
Hold, Shift, and Load Instructions
u
Separate Data In and Data Out Pins
u
High-Speed, Low Power CMOS
Technology
u
Three-State Outputs
u
44-pin PLCC, J-Lead
LPR520 B
LOCK
D
IAGRAM
REGISTER 1
REGISTER 2
T
ABLE
1.
LPR520 I
NSTRUCTION
T
ABLE
I
1
MUX
I
0
L
H
L
H
Description
D©R1
HOLD
D©R1
R1©R2
HOLD
R1©R2
R2©R3
D©R3
HOLD
R3©R4
R3©R4
HOLD
16
D
15-0
L
L
REG 1
REG 2
REG 3
REG 4
H
MUX
16
Y
15-0
OE
2
H
ALL REGISTERS ON HOLD
REGISTER 3
REGISTER 4
S
1-0
T
ABLE
2.
S
1
S
0
L
L
H
H
L
H
L
H
O
UTPUT
S
ELECT
Register Selected
Register 4
Register 3
Register 2
Register 1
2
I
1-0
CLK
Pipeline Registers
1
08/02/2000–LDS.P520-C