欢迎访问ic37.com |
会员登录 免费注册
发布采购

LF48908 参数 Datasheet PDF下载

LF48908图片预览
型号: LF48908
PDF下载: 下载PDF文件 查看货源
内容描述: 二维卷积器 [Two Dimensional Convolver]
分类和应用:
文件页数/大小: 16 页 / 316 K
品牌: LOGIC [ LOGIC DEVICES INCORPORATED ]
 浏览型号LF48908的Datasheet PDF文件第2页浏览型号LF48908的Datasheet PDF文件第3页浏览型号LF48908的Datasheet PDF文件第4页浏览型号LF48908的Datasheet PDF文件第5页浏览型号LF48908的Datasheet PDF文件第7页浏览型号LF48908的Datasheet PDF文件第8页浏览型号LF48908的Datasheet PDF文件第9页浏览型号LF48908的Datasheet PDF文件第10页  
LF48908  
DEVICES INCORPORATED  
Two Dimensional Convolver  
TABLE 1. ALU SHIFT OPERATIONS  
ALU MICROCODE REGISTER  
REGISTER BIT  
TABLE 2. ALU LOGICAL AND ARITHMETIC OPERATIONS  
ALU MICROCODE REGISTER  
REGISTER BIT  
9
0
0
0
0
1
1
1
1
8
0
0
1
1
0
0
1
1
7
0
1
0
1
0
1
0
1
OPERATION  
No Shift (Default)  
Shift Right 1  
Shift Right 2  
Shift Right 3  
Shift Left 1  
6
0
1
0
0
1
1
0
1
1
0
0
0
0
1
1
1
1
0
1
5
0
1
0
1
1
0
1
0
0
0
0
1
1
0
1
1
0
1
0
4
0
1
1
0
0
1
1
0
0
0
1
0
1
1
0
1
0
1
0
3
0
1
1
1
0
0
0
1
1
1
0
0
1
1
1
0
0
0
1
2
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
OPERATION  
Logical (00000000)  
Logical (11111111)  
Logical (A) (Default)  
Logical (B)  
Logical (A)  
Shift Left 2  
Logical (B)  
Shift Left 3  
Arithmetic (A + B)  
Arithmetic (A – B)  
Arithmetic (B – A)  
Logical (A AND B)  
Logical (A AND B)  
Logical (A AND B)  
Logical (A OR B)  
Logical (A OR B)  
Logical (A OR B)  
Logical (A NAND B)  
Logical (A NOR B)  
Logical (A XOR B)  
Logical (A XNOR B)  
Not Valid  
Register can hold nine 8-bit values.  
This allows two different 3 x 3 filter  
kernels to be stored simultaneously on  
the LF48908. The outputs of CREG0  
and CREG1 are connected to the  
coefficient inputs of the multiplier  
array (A through I). The register used  
to supply the coefficient data is  
determined by the address written to  
the Address Decoder. If a “101” is  
written to the Address Decoder,  
CREG0 will provide the coefficient  
data. If a “110” is written to the  
Address Decoder, CREG1 will be used.  
It is possible to switch between the  
two Coefficient Registers in real time.  
This facilitates adaptive filtering  
operations. It is important to remem-  
ber to meet the tLCS timing specifica-  
tion when switching the Coefficient  
Registers. When a Coefficient Register  
is selected to supply data to the  
multiplier array (one of the registers is  
always selected), all of its outputs are  
enabled simultaneously. When RESET  
is asserted, CREG0 is the default  
register selected to supply the coeffi-  
cient data.  
loaded is determined by the data on  
A2-0 during the load operation. If  
CREG0 is to be loaded, “010” must be  
placed on A2-0 during the load opera-  
tion. If CREG1 is to be loaded, “011”  
latched into the addressed register  
when LD goes HIGH. To select a  
Coefficient Register (CREG0 or  
CREG1) to send data to the multiplier  
array, the appropriate address must be  
must be placed on A2-0. If desired, the placed on A2-0, and CS and LD must  
Coefficient Register that is not being  
used to send data to the multiplier  
array can be loaded with coefficient  
data while the LF48908 is in active  
operation.  
be asserted. When LD goes HIGH, the  
addressed register will begin supply-  
ing coefficient data to the multiplier  
array. Table 4 lists all of the register  
addresses.  
The Control Logic Registers can be  
modified during active operation of  
the LF48908. If this is done, it is very  
important to meet the tLCS timing  
specification. This is to ensure that the  
outputs of the Control Logic Registers  
have enough time to change before the  
next rising edge of CLK. If tLCS is not  
met, unexpected results may occur on  
DOUT19-0 for one clock cycle. There  
are two situations in which tLCS may  
Address Decoder  
The Address Decoder is used to load  
the Control Logic Registers and to  
determine which Coefficient Register  
sends data to the multiplier array. To  
load a Control Logic Register, the  
address of the register must be placed  
on A2-0, the data to be written must be  
placed on the CIN bus, and CS and  
LD must be asserted. The data is  
CREG0 and CREG1 are loaded  
through CIN7-0 using the A2-0, CS, and  
LD controls. The nine coefficient  
values are presented on CIN7-0 one by  
one, in order from A to I. As each  
value is placed on CIN7-0, it is latched  
into the selected Coefficient Register  
using CS and LD. The register to be  
Video Imaging Products  
08/9/2000–LDS.48908-J  
6