欢迎访问ic37.com |
会员登录 免费注册
发布采购

LTC1536I 参数 Datasheet PDF下载

LTC1536I图片预览
型号: LTC1536I
PDF下载: 下载PDF文件 查看货源
内容描述: 精准三路电源监视器PCI应用 [Precision Triple Supply Monitor for PCI Applications]
分类和应用: 监视器PC
文件页数/大小: 12 页 / 177 K
品牌: LINER [ LINEAR TECHNOLOGY ]
 浏览型号LTC1536I的Datasheet PDF文件第2页浏览型号LTC1536I的Datasheet PDF文件第3页浏览型号LTC1536I的Datasheet PDF文件第4页浏览型号LTC1536I的Datasheet PDF文件第5页浏览型号LTC1536I的Datasheet PDF文件第7页浏览型号LTC1536I的Datasheet PDF文件第8页浏览型号LTC1536I的Datasheet PDF文件第9页浏览型号LTC1536I的Datasheet PDF文件第10页  
LTC1536
PIN FUNCTIONS
V
CC3
(Pin 1):
3.3V Sense Input and Power Supply Pin for
the IC. Bypass to ground with
0.1µF ceramic capacitor.
V
CC5
(Pin 2):
5V Sense Input. Used as gate drive for RST
output FET when the voltage on V
CC5
is greater than the
voltage on V
CC3
.
V
CCA
(Pin 3):
1V Sense, High Impedance Input. Can be
used as a logic input with a 1V threshold. If unused it can
be tied to either V
CC3
or V
CC5
.
GND (Pin 4):
Ground.
RST (Pin 5):
Reset Logic Output. Active high CMOS logic
output, drives high to V
CC3
, buffered compliment of RST.
An external pull-down on the RST pin will drive this pin high.
RST (Pin 6):
Reset Logic Output. Active low, open-drain
logic output with weak pull-up to V
CC3
. Can be pulled up
greater than V
CC3
when interfacing to 5V logic.
Asserted when one or more of the supplies are below trip
thresholds and held for 200ms after all supplies become
valid. Also asserted after PBR is held low for more than two
seconds and for an additional 200ms after PBR is released.
SRST (Pin 7):
“Soft” Reset. Active low, open-drain logic
output with weak pull-up to V
CC3
. Can be pulled up greater
than V
CC3
when interfacing to 5V logic. Asserted for 100µs
after PBR is held low for less than two seconds and released.
PBR (Pin 8):
Pushbutton Reset. Active low logic input with
weak pull-up to V
CC3
. Can be pulled up greater than V
CC3
when interfacing to 5V logic. When asserted for less than
two seconds, outputs a soft reset 100µs pulse on the SRST
pin. When PBR is asserted for greater than two seconds,
the RST output is forced low and remains low until 200ms
after PBR is released.
BLOCK DIAGRAM
PBR 8
TO POWER DETECT
AND V
CC
INTERNAL
V
CC3
1
V
CC5
2
V
CCA
3
GND 4
REF
6
TO
POWER
DETECT
+
+
+
+
+
+
W
U
U
U
V
CC3
7µA
PBR
TIMER
SOFT RESET
RESET
6µA
V
CC3
7
SRST
FAST
SLOW
V
CC3
200ms
RESET
GENERATOR
POWER
DETECT/
GATE DRIVE
6µA
V
CC3
6
RST
FAST
V
CC3
V
CC5
5
RST
FAST
SLOW
SLOW
1326 BD