欢迎访问ic37.com |
会员登录 免费注册
发布采购

LT1175CS8#TRPBF 参数 Datasheet PDF下载

LT1175CS8#TRPBF图片预览
型号: LT1175CS8#TRPBF
PDF下载: 下载PDF文件 查看货源
内容描述: [LT1175 - 500mA Negative Low Dropout Micropower Regulator; Package: SO; Pins: 8; Temperature Range: 0°C to 70°C]
分类和应用: 光电二极管输出元件调节器
文件页数/大小: 20 页 / 220 K
品牌: Linear [ Linear ]
 浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第6页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第7页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第8页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第9页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第11页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第12页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第13页浏览型号LT1175CS8#TRPBF的Datasheet PDF文件第14页  
LT1175  
APPLICATIONS INFORMATION  
normally a good thing when the regulator is used by itself,  
but it prevents the user from shutting down the regulator  
when a second power source is connected to the LT1175  
output. If active output pull-down is needed in shutdown,  
it can be added externally with a depletion mode PFET as  
shown in Figure 2. Note that the maximum pinch-off volt-  
age of the PFET must be less than the positive logic high  
level to ensure that the device is completely off when the  
regulator is active. The Motorola J177 device has 300Ω  
on resistance for zero gate source voltage.  
yet allows the power transistor to approach its theoretical  
saturation limit.  
Output Capacitor  
Severalnewregulatordesigntechniquesareusedtomake  
theLT1175extremelytolerantofoutputcapacitorselection.  
Like most low dropout designs which use a collector or  
drain of the power transistor to drive the output node, the  
LT1175 uses the output capacitor as part of the overall  
loop compensation. Older regulators generally required  
the output capacitor to have a minimum value of 1μF to  
100μF, a maximum ESR (Effective Series Resistance) of  
0.1Ω to 1Ω and a minimum ESR in the range of 0.03Ω to  
0.3Ω. These restrictions usually could be met only with  
good quality solid tantalum capacitors. Aluminum capaci-  
tors have problems with high ESR unless much higher  
values of capacitance are used (physically large). The ESR  
of ceramic or film capacitors was too low, which made  
the capacitance/ESR zero frequency too high to maintain  
phase margin in the regulator. Even with optimum capaci-  
tors, loop phase margin was very low in previous designs  
whenoutputcurrentwaslow. Theseproblemsledtoanew  
designtechniquefortheLT1175erroramplifierandinternal  
frequency compensation as shown in Figure 3.  
3V TO 5V  
s
Q1*  
d
+
SHDN  
GND  
SENSE  
C
OUT  
≥ 0.1μF  
V
–V  
IN  
IN  
LT1175-5  
I
LIM2  
I
OUTPUT  
LIM4  
* MOTOROLA J177  
PINCH-OFF VOLTAGE MUST BE LESS THAN  
POSITIVE LOGIC HIGH VOLTAGE  
1175 F02  
Figure 2. Active Output Pull-Down During Shutdown  
A conventional regulator loop consists of error amplifier  
A1, driver transistor Q2 and power transistor Q1. Added  
to this basic loop are secondary loops generated by Q3  
Minimum Dropout Voltage  
Dropoutvoltageistheminimumvoltagerequiredbetween  
input and output to maintain proper output regulation.  
For older 3-terminal regulator designs, dropout voltage  
was typically 1.5V to 3V. The LT1175 uses a saturating  
power transistor design which gives much lower dropout  
voltage, typically 100mV at light loads and 450mV at full  
load. Special precautions were taken to ensure that this  
technique does not cause quiescent supply current to be  
high under light load conditions. When the regulator input  
voltage is too low to maintain a regulated output, the pass  
transistor is driven hard by the error amplifier as it tries  
to maintain regulation. The current drawn by the driver  
transistor could be tens of milliamperes even with little or  
no load on the output. This indeed was the case for older  
IC designs that did not actively limit driver current when  
the power transistor saturated. The LT1175 uses a new  
antisaturation technique that prevents high driver current,  
and C . A DC negative feedback current fed into the error  
F
amplifier through Q3 and R causes overall loop current  
N
gain to be very low at light load currents. This is not a  
problem because very little gain is needed at light loads.  
In addition to low gain, the parasitic pole frequency at Q2  
base is extended by the DC feedback. The combination of  
thesetwoeffectsdramaticallyimprovesloopphasemargin  
at light loads and makes the loop tolerant of large ESR in  
theoutputcapacitor.Withheavyloads,loopphaseandgain  
are not nearly as troublesome and large negative feedback  
could degrade regulation. The logarithmic behavior of the  
base emitter voltage of Q1 reduces Q3 negative feedback  
at heavy loads to prevent poor regulation.  
Inaconventionaldesign,evenwiththenonlinearfeedback,  
poor loop phase margin would occur at medium to heavy  
loads if the ESR of the output capacitor fell below 0.3Ω.  
1175ff  
10