欢迎访问ic37.com |
会员登录 免费注册
发布采购

ISPLSI2064V-100LT100 参数 Datasheet PDF下载

ISPLSI2064V-100LT100图片预览
型号: ISPLSI2064V-100LT100
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V高密度可编程逻辑 [3.3V High Density Programmable Logic]
分类和应用: 可编程逻辑
文件页数/大小: 14 页 / 140 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第2页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第3页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第4页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第5页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第6页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第7页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第8页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第9页  
ispLSI 2064V
3.3V High Density Programmable Logic
Features
• HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
— The 64 I/O Pin Version is Fuse Map Compatible with
5V ispLSI 2064
HIGH-PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 100MHz Maximum Operating Frequency
t
pd
= 7.5ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP™) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of Wired-OR
or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
Input Bus
®
Functional Block Diagram
Output Routing Pool (ORP)
A0
Output Routing Pool (ORP)
Input Bus
A2
GLB
Logic
Array
D Q
D Q
B1
D
D Q
A3
A4
A5
B0
A7
N
EW
A6
Output Routing Pool (ORP)
Input Bus
0139A/2064V
SI
2
06
4V
E
U
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
SE
is
pL
FO
The ispLSI 2064V is a High Density Programmable Logic
Device available in 64 and 32 I/O-pin versions. The
device contains 64 Registers, four Dedicated Input pins,
three Dedicated Clock Input pins, two dedicated Global
OE input pins and a Global Routing Pool (GRP). The
GRP provides complete interconnectivity between all of
these elements. The ispLSI 2064V features in-system
programmability through the Boundary Scan Test Ac-
cess Port (TAP). The ispLSI 2064V offers non-volatile
reprogrammability of the logic, as well as the intercon-
nect, to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 2064V device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1…B7 (see Figure 1). There are a total of 16 GLBs in the
ispLSI 2064V device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
R
Description
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
September 2000
2064v_10
1
Input Bus
A1
D Q
B2
Output Routing Pool (ORP)
ES
IG
Global Routing Pool
(GRP)
N
B3
S
B7
B6
B5
B4