欢迎访问ic37.com |
会员登录 免费注册
发布采购

GAL22V10D-25QJN 参数 Datasheet PDF下载

GAL22V10D-25QJN图片预览
型号: GAL22V10D-25QJN
PDF下载: 下载PDF文件 查看货源
内容描述: 产品变更通知(PCN )已发出终止本数据手册中的所有设备。 [Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.]
分类和应用: 可编程逻辑器件个人通信输入元件PCPCN时钟
文件页数/大小: 23 页 / 718 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号GAL22V10D-25QJN的Datasheet PDF文件第11页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第12页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第13页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第14页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第16页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第17页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第18页浏览型号GAL22V10D-25QJN的Datasheet PDF文件第19页  
Specifications GAL22V10  
Electronic Signature  
Output Register Preload  
An electronic signature (ES) is provided in every GAL22V10  
device. It contains 64 bits of reprogrammable memory that can  
contain user-defined data. Some uses include user ID codes,  
revision numbers, or inventory control. The signature data is  
always available to the user independent of the state of the se-  
curity cell.  
When testing state machine designs, all possible states and state  
transitions must be verified in the design, not just those required  
in the normal machine operations. This is because certain events  
may occur during system operation that throw the logic into an  
illegal state (power-up, line voltage glitches, brown-outs, etc.). To  
test a design for proper treatment of these conditions, a way must  
be provided to break the feedback paths, and force any desired  
(i.e., illegal) state into the registers. Then the machine can be  
sequenced and the oputs tested for correct next state condi-  
tions.  
The electronic signature is an additional feature not present in  
other manufacturers' 22V10 devices. To use the extra feature of  
the user-programmable electronic signature it is necessary to  
choose a Lattice Semiconductor 22V10 device type when com-  
piling a set of logic equations. In addition, many device program-  
mers have two separate selections for the device, typically a  
GAL22V10 and a GAL22V10-UES (UES = User Electronic Sig-  
nature) or GAL22V10-ES. This allows users to maintain compat-  
ibility with existing 22V10 designs, while still having the option to  
use the GAL device's extra feature.  
The GAL22V1device incudcircuitry that each regis-  
tered outpube snchronously set either hThus, any  
present state ndition an be forced for ncing. If  
necear, approd ALprogrammecapabluting test  
vecrs perform ouput register proad atomatlly.  
Inpt Buffers  
The JEDEC map for the GAL22V10 contains the 64 extra fuses  
for the electronic signature, for a total of 5892 fuses. However,  
the GAL22V10 device can still be programmed with a stanard  
22V10 JEDEC map (5828 fuses) with any qualified devce pro-  
grammer.  
GALV10 devices are esigned h TTL level compatible in-  
put buffers. These buffers ve a caracteristically high imped-  
nce, and present a mch lighad to the driving logic than bi-  
polar TTL devis.  
The input aI/O ps also have built-in active pull-ups. As a re-  
sult, flating iuts wfloat to a TTL high (logic 1). However,  
LatSemiconctor recommends that all unused inputs and  
tri-stateO pins be connected to an adjacent active input, Vcc,  
r ground. oing so will tend to improve noise immunity and  
reuce Icc for the device. (See equivalent input and I/O schemat-  
cs the following page.)  
Security Cell  
A security cell is provided in every GAL22o prevent  
unauthorized copying of the array patterns. rammed,  
this cell prevents further read access to the fubits in the  
device. This cell can only be erased by re-prramming the  
device, so the original configuration can never be examined once  
this cell is programmed. The Eltronic Signature is always avail-  
able to the user, regardless of thtate this control c
Typical Input Current  
0
Latch-Up Protetion  
GAL22V10 dere desiged with an on-bard charge pump  
to negatively biarate. The negative ias is of fficient  
magnitude to preinput undershoots from csing thcircuitry  
to latch. Additionaloutputs are desned with n-cnel pullups  
instead of the traditional p-channel ullupiminate any pos-  
sibility of SCR induced latchin.  
- 2 0  
- 4 0  
- 6 0  
0
1 . 0  
2 . 0  
3 . 0  
4 . 0  
5 . 0  
Input Voltage (Volts)  
Device Programg  
GAL devices are progng a Lattice Semiconductor-  
approved Logic Programilable from a number of manu-  
facturers (see the the GAL velopment Tools section). Com-  
plete programming of the device takes only a few seconds. Eras-  
ing of the device is transparent to the user, and is done automati-  
cally as part of the programming cycle.  
13