欢迎访问ic37.com |
会员登录 免费注册
发布采购

GAL18V10B-20LP 参数 Datasheet PDF下载

GAL18V10B-20LP图片预览
型号: GAL18V10B-20LP
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能E2CMOS PLD通用阵列逻辑 [High Performance E2CMOS PLD Generic Array Logic]
分类和应用:
文件页数/大小: 16 页 / 267 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号GAL18V10B-20LP的Datasheet PDF文件第8页浏览型号GAL18V10B-20LP的Datasheet PDF文件第9页浏览型号GAL18V10B-20LP的Datasheet PDF文件第10页浏览型号GAL18V10B-20LP的Datasheet PDF文件第11页浏览型号GAL18V10B-20LP的Datasheet PDF文件第12页浏览型号GAL18V10B-20LP的Datasheet PDF文件第14页浏览型号GAL18V10B-20LP的Datasheet PDF文件第15页浏览型号GAL18V10B-20LP的Datasheet PDF文件第16页  
Specifications GAL18V10  
Power-Up Reset  
Vcc (min.)  
Vcc  
t
su  
CLK  
t
wl  
t
pr  
Internal Register  
Reset to Logic "0"  
INTERNAL REGISTER  
Q - OUTPUT  
ACTIVE LOW  
OUTPUT REGISTER  
Device Pin  
Reset to Logic "1"  
Device Pin  
Reset to Logic "0"  
ACTIVE HIGH  
OUTPUT REGISTER  
conditions must be met to provide a valid power-up reset of the  
device. First, the VCC rise must be monotonic. Second, the clock  
input must be at static TTL level as shown in the diagram during  
power up. The registers will reset within a maximum of tpr time.  
As in normal system operation, avoid clocking the device until all  
input and feedback path setup times have been met. The clock  
must also meet the minimum pulse width requirements.  
Circuitry within the GAL18V10 provides a reset signal to all reg-  
isters during power-up. All internal registers will have their Q  
outputs set low after a specified time (tpr, 1µs MAX). As a result,  
the state on the registered output pins (if they are enabled) will  
be either high or low on power-up, depending on the programmed  
polarity of the output pins. This feature can greatly simplify state  
machine design by providing a known state on power-up. Be-  
cause of the asynchronous nature of system power-up, some  
Input/Output Equivalent Schematics  
PIN  
PIN  
Feedback  
Vcc  
Active Pull-up  
Circuit  
(Vref Typical = 3.2V)  
Active Pull-up  
Circuit  
(Vref Typical = 3.2V)  
Vcc  
Tri-State  
Control  
Vref  
Vcc  
Vcc  
Vref  
ESD  
Protection  
Circuit  
Data  
Output  
PIN  
PIN  
ESD  
Protection  
Circuit  
Feedback  
(To Input Buffer)  
Typical Input  
Typical Output  
13