欢迎访问ic37.com |
会员登录 免费注册
发布采购

ECP2M50 参数 Datasheet PDF下载

ECP2M50图片预览
型号: ECP2M50
PDF下载: 下载PDF文件 查看货源
内容描述: LatticeECP2 / M系列数据表 [LatticeECP2/M Family Data Sheet]
分类和应用:
文件页数/大小: 386 页 / 2475 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号ECP2M50的Datasheet PDF文件第1页浏览型号ECP2M50的Datasheet PDF文件第3页浏览型号ECP2M50的Datasheet PDF文件第4页浏览型号ECP2M50的Datasheet PDF文件第5页浏览型号ECP2M50的Datasheet PDF文件第6页浏览型号ECP2M50的Datasheet PDF文件第7页浏览型号ECP2M50的Datasheet PDF文件第8页浏览型号ECP2M50的Datasheet PDF文件第9页  
LatticeECP2/M Family Data Sheet
Introduction
June 2008
Data Sheet DS1006
Features
High Logic Density for System Integration
• 6K to 95K LUTs
• 90 to 583 I/Os
Pre-Engineered Source Synchronous I/O
• DDR registers in I/O cells
• Dedicated gearing logic
• Source synchronous standards support
– SPI4.2, SFI4 (DDR Mode), XGMII
– High Speed ADC/DAC devices
• Dedicated DDR and DDR2 memory support
– DDR1: 400 (200MHz) / DDR2: 533 (266MHz)
• Dedicated DQS support
Embedded SERDES (LatticeECP2M Only)
• Data Rates 250 Mbps to 3.125 Gbps
• Up to 16 channels per device
PCI Express, Ethernet (1GbE, SGMII), OBSAI,
CPRI and Serial RapidIO.
sysDSP™ Block
• 3 to 42 blocks for high performance multiply and
accumulate
• Each block supports
– One 36x36, four 18X18 or eight 9X9 multipliers
Programmable sysI/O™ Buffer Supports
Wide Range Of Interfaces
LVTTL and LVCMOS 33/25/18/15/12
SSTL 3/2/18 I, II
HSTL15 I and HSTL18 I, II
PCI and Differential HSTL, SSTL
LVDS, RSDS, Bus-LVDS, MLVDS, LVPECL
1149.1 Boundary Scan compliant
Dedicated bank for configuration I/Os
SPI boot flash interface
Dual boot images supported
TransFR™ I/O for simple field updates
Soft Error Detect macro embedded
Flexible Memory Resources
• 55Kbits to 5308Kbits sysMEM™ Embedded
Block RAM (EBR)
– 18Kbit block
– Single, pseudo dual and true dual port
– Byte Enable Mode support
• 12K to 202Kbits distributed RAM
– Single port and pseudo dual port
Flexible Device Configuration
sysCLOCK Analog PLLs and DLLs
• Two GPLLs and up to six SPLLs per device
– Clock multiply, divide, phase & delay adjust
– Dynamic PLL adjustment
• Two general purpose DLLs per device
Optional Bitstream Encryption
(LatticeECP2/M “S” Versions Only)
System Level Support
• ispTRACY™ internal logic analyzer capability
• On-chip oscillator for initialization & general use
• 1.2V power supply
Table 1-1. LatticeECP2 (Including “S-Series”) Family Selection Guide
Device
LUTs (K)
Distributed RAM (Kbits)
EBR SRAM (Kbits)
EBR SRAM Blocks
sysDSP Blocks
18x18 Multipliers
GPLL + SPLL + DLL
Maximum Available I/O
Packages and I/O Combinations
144-pin TQFP (20 x 20 mm)
208-pin PQFP (28 x 28 mm)
256-ball fpBGA (17 x 17 mm)
484-ball fpBGA (23 x 23 mm)
672-ball fpBGA (27 x 27 mm)
900-ball fpBGA (31 x 31 mm)
190
90
93
131
193
297
131
193
331
402
331
450
339
500
500
583
ECP2-6
6
12
55
3
3
12
2+0+2
190
ECP2-12
12
24
221
12
6
24
2+0+2
297
ECP2-20
21
42
276
15
7
28
2+0+2
402
ECP2-35
32
64
332
18
8
32
2+0+2
450
ECP2-50
48
96
387
21
18
72
2+2+2
500
ECP2-70
68
136
1032
60
22
88
2+4+2
583
© 2007 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1-1
DS1006
Introduction_01.7