欢迎访问ic37.com |
会员登录 免费注册
发布采购

1032E-125LT 参数 Datasheet PDF下载

1032E-125LT图片预览
型号: 1032E-125LT
PDF下载: 下载PDF文件 查看货源
内容描述: 高密度可编程逻辑 [High-Density Programmable Logic]
分类和应用: 可编程逻辑
文件页数/大小: 16 页 / 213 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号1032E-125LT的Datasheet PDF文件第7页浏览型号1032E-125LT的Datasheet PDF文件第8页浏览型号1032E-125LT的Datasheet PDF文件第9页浏览型号1032E-125LT的Datasheet PDF文件第10页浏览型号1032E-125LT的Datasheet PDF文件第12页浏览型号1032E-125LT的Datasheet PDF文件第13页浏览型号1032E-125LT的Datasheet PDF文件第14页浏览型号1032E-125LT的Datasheet PDF文件第15页  
Specifications ispLSI and pLSI 1032E  
ispLSI and pLSI 1032E Timing Model  
I/O Cell  
GRP  
GLB  
ORP  
I/O Cell  
Feedback  
#34  
Ded. In  
Comb 4 PT Bypass  
#28  
I/O Reg Bypass  
#22  
GRP4  
#30  
Reg 4 PT Bypass  
#35  
GLB Reg Bypass  
#39  
ORP Bypass  
#48  
#49, 50  
I/O Pin  
(Input)  
I/O Pin  
(Output)  
Input  
Register  
20 PT  
XOR Delays  
GLB Reg  
Delay  
ORP  
Delay  
GRP Loading  
Delay  
Q
D
#51, 52  
RST  
D
Q
#47  
#36 - 38  
#59  
#29, 31 - 33  
#59  
#23 - 27  
RST  
Reset  
#40 - 43  
Clock  
Control  
PTs  
RE  
OE  
CK  
Distribution  
0491  
Y1,2,3  
#55 - 58  
#44 - 46  
#54  
#53  
Y0  
GOE 0,1  
Derivations of tsu, th and tco from the Product Term Clock1  
tsu  
th  
= Logic + Reg su - Clock (min)  
= (tiobp + tgrp4 + t20ptxor) + (tgsu) – (tiobp + tgrp4 + tptck(min))  
= (#22 + #30 + #37) + (#40) – (#22 + #30 + #46)  
2.2 ns = (0.3 + 2.0 + 5.0) + (0.1) – (0.3 + 2.0 + 2.9)  
= Clock (max) + Reg h - Logic  
= (tiobp + tgrp4 + tptck(max)) + (tgh) – (tiobp + tgrp4 + t20ptxor)  
= (#22 + #30 + #46) + (#41) - (#22 + #30 + #37)  
3.5 ns  
= (0.3 + 2.0 + 4.0) + (4.5) – (0.3 + 2.0 + 5.0)  
tco  
= Clock (max) + Reg co + Output  
= (tiobp + tgrp4 + tptck(max)) + (tgco) + (torp + tob)  
= (#22 + #30 + #46) + (#42) + (#47 + #49)  
10.9 ns = (0.3 + 2.0 + 4.0) + (2.3) + (1.0 + 1.3)  
1
Derivations of tsu, th and tco from the Clock GLB  
tsu  
= Logic + Reg su - Clock (min)  
= (tiobp + tgrp4 + t20ptxor) + (tgsu) – (tgy0(min) + tgco + tgcp(min))  
= (#22 + #30 + #37) + (#40) – (#54 + #42 + #56)  
2.9 ns = (0.3 + 2.0 + 5.0) + (0.1) – (1.4 + 2.3 + 0.8)  
th  
= Clock (max) + Reg h - Logic  
= (tgy0(max) + tgco + tgcp(max)) + (tgh) – (tiobp + tgrp4 + t20ptxor)  
= (#54 + #42 + #56) + (#41) – (#22 + #30 + #37)  
= (1.4 + 2.3 + 1.8) + (4.5) – (0.3 + 2.0 + 5.0)  
2.7 ns  
tco  
= Clock (max) + Reg co + Output  
= (tgy0(max) + tgco + tgcp(max)) + (tgco) + (torp + tob)  
= (#54 + #42 + #56) + (#42) + (#47 + #49)  
5.5 ns = (1.4 + 2.3 + 1.8) + (2.3) + (1.0 + 1.3)  
1. Calculations are based upon timing specifications for the ispLSI and pLSI 1032E-125.  
Table 2-0042a/1032E  
11