欢迎访问ic37.com |
会员登录 免费注册
发布采购

1032-90LJ 参数 Datasheet PDF下载

1032-90LJ图片预览
型号: 1032-90LJ
PDF下载: 下载PDF文件 查看货源
内容描述: 高密度可编程逻辑 [High-Density Programmable Logic]
分类和应用: 可编程逻辑
文件页数/大小: 19 页 / 259 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号1032-90LJ的Datasheet PDF文件第8页浏览型号1032-90LJ的Datasheet PDF文件第9页浏览型号1032-90LJ的Datasheet PDF文件第10页浏览型号1032-90LJ的Datasheet PDF文件第11页浏览型号1032-90LJ的Datasheet PDF文件第13页浏览型号1032-90LJ的Datasheet PDF文件第14页浏览型号1032-90LJ的Datasheet PDF文件第15页浏览型号1032-90LJ的Datasheet PDF文件第16页  
Specifications ispLSI and pLSI 1032  
Pin Description  
Name  
PLCC Pin Numbers  
Description  
Input/OutputPins-ThesearethegeneralpurposeI/Opinsusedbythe  
logic array.  
I/O 0 - I/O 3  
I/O 4 - I/O 7  
26,  
30,  
34,  
38,  
45,  
49,  
53,  
57,  
68,  
72,  
76,  
80,  
3,  
27,  
31,  
35,  
39,  
46,  
50,  
54,  
58,  
69,  
73,  
77,  
81,  
4,  
28,  
32,  
36,  
40,  
47,  
51,  
55,  
59,  
70,  
74,  
78,  
82,  
5,  
29,  
33,  
37,  
41,  
48,  
52,  
56,  
60,  
71,  
75,  
79,  
83,  
6,  
I/O 8 - I/O 11  
I/O 12 - I/O 15  
I/O 16 - I/O 19  
I/O 20 - I/O 23  
I/O 24 - I/O 27  
I/O 28 - I/O 31  
I/O 32 - I/O 35  
I/O 36 - I/O 39  
I/O 40 - I/O 43  
I/O 44 - I/O 47  
I/O 48 - I/O 51  
I/O 52 - I/O 55  
I/O 56 - I/O 59  
I/O 60 - I/O 63  
7,  
11,  
15,  
8,  
12,  
16,  
9,  
13,  
17,  
10,  
14,  
18  
Dedicated input pins to the device.  
IN 4 - IN 7  
ispEN*/NC  
67,  
23  
84,  
2,  
19  
Input – Dedicated in-system programming enable input pin. This pin  
is brought low to enable the programming mode. The MODE, SDI,  
SDO and SCLK options become active.  
SDI*/IN 0  
25  
InputThispinperformstwofunctions. Itisadedicatedinputpinwhen  
ispEN is logic high. When ispEN is logic low, it functions as an input  
pin to load programming data into the device. SDI/IN 0 also is used as  
one of the two control pins for the isp state machine.  
MODE*/IN 1  
SDO*/IN 2  
SCLK*/IN 3  
42  
44  
61  
InputThispinperformstwofunctions. Itisadedicatedinputpinwhen  
ispEN is logic high. When ispEN is logic low, it functions as a pin to  
control the operation of the isp state machine.  
Input/Output – This pin performs two functions. It is a dedicated input  
pin when ispEN is logic high. When ispEN is logic low, it functions as  
an output pin to read serial shift register data.  
Input – This pin performs two functions. It is a dedicated input when  
ispEN is logic high. When ispEN is logic low, it functions as a clock pin  
for the Serial Shift Register.  
Active Low (0) Reset pin which resets all of the GLB and I/O registers  
in the device.  
RESET  
Y0  
24  
20  
66  
Dedicated Clock input. This clock input is connected to one of the  
clock inputs of all of the GLBs on the device.  
Dedicated Clock input. This clock input is brought into the clock  
distribution network, and can optionally be routed to any GLB on the  
device.  
Y1  
Dedicated Clock input. This clock input is brought into the clock  
distribution network, and can optionally be routed to any GLB and/or  
any I/O cell on the device.  
Y2  
Y3  
63  
62  
Dedicated Clock input. This clock input is brought into the clock  
distribution network, and can optionally be routed to any I/O cell on the  
device.  
GND  
1,  
21,  
22,  
65  
43,  
64  
Ground (GND)  
VCC  
VCC  
Table 2-0002A-32-isp  
* For ispLSI 1032 Only  
12  
1996 ISP Encyclopedia