欢迎访问ic37.com |
会员登录 免费注册
发布采购

IC41LV16100S-50TG 参数 Datasheet PDF下载

IC41LV16100S-50TG图片预览
型号: IC41LV16100S-50TG
PDF下载: 下载PDF文件 查看货源
内容描述: [暂无描述]
分类和应用:
文件页数/大小: 21 页 / 663 K
品牌: ISSI [ INTEGRATED SILICON SOLUTION, INC ]
 浏览型号IC41LV16100S-50TG的Datasheet PDF文件第5页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第6页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第7页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第8页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第10页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第11页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第12页浏览型号IC41LV16100S-50TG的Datasheet PDF文件第13页  
IC41C16100S  
IC41LV16100S  
AC CHARACTERISTICS (Continued)(1,2,3,4,5,6)  
(Recommended Operating Conditions unless otherwise noted.)  
-45  
-50  
-60  
Symbol  
Parameter  
Min. Max. Min. Max. Min. Max. Units  
tACH  
Column-Address Setup Time to CAS  
15  
6
15  
8
15  
10  
ns  
ns  
Precharge during WRITE Cycle  
tOEH  
OE Hold Time from WE during  
READ-MODIFY-WRITE cycle(18)  
tDS  
tDH  
tRWC  
tRWD  
Data-In Setup Time(15, 22)  
0
6
95  
55  
0
8
108  
64  
0
10  
133  
77  
ns  
ns  
ns  
ns  
Data-In Hold Time(15, 22)  
READ-MODIFY-WRITE Cycle Time  
RAS to WE Delay Time during  
READ-MODIFY-WRITE Cycle(14)  
tCWD  
tAWD  
tPC  
CAS to WE Delay Time(14, 20)  
21  
32  
16  
26  
39  
20  
32  
47  
25  
ns  
ns  
ns  
Column-Address to WE Delay Time(14)  
EDO Page Mode READ or WRITE  
Cycle Time(24)  
tRASP  
tCPA  
RAS Pulse Width in EDO Page Mode  
Access Time from CAS Precharge(15)  
45  
51  
100K  
27  
50  
56  
100K  
30  
60  
68  
100K  
35  
ns  
ns  
ns  
tPRWC  
EDO Page Mode READ-WRITE  
Cycle Time(24)  
Data Output Hold after CAS LOW  
Output Buffer Turn-Off Delay from  
tCOH  
tOFF  
4
1.6  
11  
4
1.6  
12  
4
1.6  
15  
ns  
ns  
(13,15,19, 29)  
CAS or RAS  
tWHZ  
tCLCH  
Output Disable Delay from WE  
3
8
10  
3
10  
10  
3
10  
10  
ns  
ns  
Last CAS going LOW to First CAS  
returning HIGH(23)  
tCSR  
tCHR  
tORD  
CAS Setup Time (CBR REFRESH)(30, 20)  
5
8
0
5
8
0
5
10  
0
ns  
ns  
ns  
CAS Hold Time (CBR REFRESH)(30, 21)  
OE Setup Time prior to RAS during  
HIDDEN REFRESH Cycle  
tREF  
tREF  
tT  
Auto Refresh Period (1,024 Cycles)  
Self Refresh Period (1,024 Cycles)  
Transition Time (Rise or Fall)(2, 3)  
1
16  
128  
50  
1
16  
128  
50  
1
16  
128  
50  
ms  
ms  
ns  
AC TEST CONDITIONS  
Output load:  
Two TTL Loads and 50 pF (Vcc = 5.0V 10%)  
One TTL Load and 50 pF (Vcc = 3.3V 10%)  
Input timing reference levels: VIH = 2.4V, VIL = 0.8V (Vcc = 5.0V 10%);  
VIH = 2.0V, VIL = 0.8V (Vcc = 3.3V 10%)  
Output timing reference levels: VOH = 2.0V, VOL = 0.8V (Vcc = 5V 10%, 3.3V 10%)  
Integrated Circuit Solution Inc.  
9
DR010-0D 11/26/2004  
 复制成功!