AS7C33512NTF32A/36A
®
AC test conditions
• Output load: For tLZC, tLZOE, tHZOE, and tHZC, see Figure C. For all others, see Figure B.
• Input pulse level: GND to 3V. See Figure A.
Thevenin equivalent:
• Input rise and fall time (measured at 0.3V and 2.7V): 1.0V/ns. See Figure A.
• Input and output timing reference levels: 1.5V.
+3.3V for 3.3V I/O;
/+2.5V for 2.5V I/O
319
Ω
/1667
Ω
50
Ω
DOUT
353 /1538
+3.0V
VL = 1.5V
for 3.3V I/O;
= VDDQ/2
DOUT
5 pF*
90%
10%
GND
Figure A: Input waveform
90%
Ω
Ω
30 pF*
10%
GND
*including scope
and jig capacitance
for 2.5V I/O
Figure B: Output load (A)
Figure C: Output load(B)
Notes
1) For test conditions, see “AC test conditions”, Figures A, B, and C
2) This parameter measured with output load condition in Figure C.
3) This parameter is sampled, but not 100% tested.
4) tHZOE is less than tLZOE, and tHZC is less than tLZC at any given temperature and voltage.
5) tCH is measured high above VIH, and tCL is measured low below VIL
6) This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK. All other synchronous inputs must
meet the setup and hold times with stable logic levels for all rising edges of CLK when chip is enabled.
7) Write refers to R/
W
and BW[a,b,c,d]
.
8) Chip select refers to CE0
,
CE1, and CE2.
11/9/05, v 1.4
Alliance Semiconductor
P. 15 of 19