July 2004
®
AS7C33512NTF18A
3.3V 512K×18 Flowthrough Synchronous SRAM with NTD
TM
Features
• Organization: 524,288 words × 18 bits
• NTD
™1
architecture for efficient bus operation
• Fast clock to data access: 6.5/7.5 ns
• Fast OE access time: 3.5 ns
• Fully synchronous operation
• Flow-through mode
• Asynchronous output enable control
1. NTD is a trademark of Alliance Semiconductor Corporation.
All
trademarks mentioned in this document are the property of their respective
owners.
• Available in 100-pin TQFP
• Byte write enables
• Clock enable for operation hold
• Multiple chip enables for easy expansion
• 3.3 core power supply
• 2.5V or 3.3V I/O operation with separate V
DDQ
• 30 mW typical standby power
• Self-timed write cycles
• Interleaved or linear burst modes
• Snooze mode for standby operation
Logic Block Diagram
A[18:0]
19
D
Address
register
burst logic
Q
19
CLK
CE0
CE1
CE2
R/W
BWa
BWb
ADV / LD
FT
LBO
ZZ
18
CLK
D
Q
19
Write delay
addr. registers
CLK
Control
logic
CLK
Write Buffer
512K x 18
SRAM
array
DQ [a,b]
D
Data
Q
input
register
CLK
18
18
18
18
CLK
CEN
OE
Output
buffer
18
OE
DQ [a,b]
Selection Guide
–65
Minimum cycle time
Maximum clock access time
Maximum operating current
Maximum standby current
Maximum CMOS standby current (DC)
7.5
6.5
250
120
30
-75
8.5
7.5
225
100
30
Units
ns
ns
mA
mA
mA
7/12/04, v. 1.0
Alliance Semiconductor
P. 1 of 14
Copyright © Alliance Semiconductor. All rights reserved.