欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS7C33256PFD36A-166TQI 参数 Datasheet PDF下载

AS7C33256PFD36A-166TQI图片预览
型号: AS7C33256PFD36A-166TQI
PDF下载: 下载PDF文件 查看货源
内容描述: [Standard SRAM, 256KX36, 3.5ns, CMOS, PQFP100, 14 X 20 MM, TQFP-100]
分类和应用: 静态存储器内存集成电路
文件页数/大小: 20 页 / 527 K
品牌: ISSI [ INTEGRATED SILICON SOLUTION, INC ]
 浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第1页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第2页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第3页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第5页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第6页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第7页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第8页浏览型号AS7C33256PFD36A-166TQI的Datasheet PDF文件第9页  
AS7C33256PFD32A  
AS7C33256PFD36A  
®
Functional description  
The AS7C33256PFD32A and AS7C33256PFD36A are high-performance CMOS 8-Mbit Synchronous Static Random Access  
Memory (SRAM) devices organized as 262,144 words x 32 or 36 bits, and incorporate a two-stage register-register pipeline  
for highest frequency on any given technology.  
Fast cycle times of 6/7.5 ns with clock access times (t ) of 3.5/4.0 ns enable 166 and 133 MHz bus frequencies. Two-chip  
CD  
enable and three-chip enable (CE) inputs permit versatility and easy memory expansion. Burst operation is initiated in one of  
two ways: the controller address strobe (ADSC), or the processor address strobe (ADSP). The burst advance pin (ADV)  
allows subsequent internally generated burst addresses.  
Read cycles are initiated with ADSP (regardless of WE and ADSC) using the new external address clocked into the on-chip  
address register when ADSP is sampled LOW, the chip enables are sampled active, and the output buffer is enabled with OE.  
In a read operation the data accessed by the current address, registered in the address registers by the positive edge of CLK, are  
carried to the data-out registers and driven on the output pins on the next positive edge of CLK. ADV is ignored on the clock  
edge that samples ADSP asserted, but is sampled on all subsequent clock edges. Address is incremented internally for the next  
access of the burst when ADV is sampled LOW, and both address strobes are HIGH. Burst mode is selectable with the LBO  
input. With LBO unconnected or driven HIGH, burst operations use an interleaved count sequence. With LBO driven LOW, the  
device uses a linear count sequence.  
Write cycles are performed by disabling the output buffers with OE and asserting a write command. A global write enable  
GWE writes all 32/36 bits regardless of the state of individual BW[a:d] inputs. Alternately, when GWE is HIGH, one or more  
bytes may be written by asserting BWE and the appropriate individual byte BWn signal(s).  
BWn is ignored on the clock edge that samples ADSP LOW, but is sampled on all subsequent clock edges. Output buffers are  
disabled when BWn is sampled LOW (regardless of OE). Data is clocked into the data input register when BWn is sampled  
LOW. Address is incremented internally to the next burst address if BWn and ADV are sampled LOW. This device operates in  
double cycle deselect features during real cycle.  
Read or write cycles may also be initiated with ADSC instead of ADSP. The differences between cycles initiated with ADSC  
and ADSP are as follows:  
• ADSP must be sampled HIGH when ADSC is sampled LOW to initiate a cycle with ADSC.  
• WE signals are sampled on the clock edge that samples ADSC LOW (and ADSP HIGH).  
• Master chip enable CE0 blocks ADSP, but not ADSC.  
AS7C33256PFD32A and AS7C33256PFD36A family operates from a core 3.3V power supply. I/Os use a separate power  
supply that can operate at 2.5V or 3.3V. These devices are available in a 100-pin 14 × 20 mm TQFP package.  
TQFP thermal Capacitance  
Parameter  
Input capacitance  
I/O capacitance  
Symbol  
Test conditions  
= 0V  
Min  
Max  
Unit  
pF  
*
C
V
-
-
5
7
IN  
IN  
*
C
V
= V = 0V  
OUT  
pF  
I/O  
IN  
*
Guaranteed not tested  
TQFP thermal resistance  
Description  
Conditions  
Symbol  
Typical  
40  
Units  
°C/W  
°C/W  
1–layer  
4–layer  
θJA  
θJA  
Thermal resistance  
(junction to ambient)1  
Test conditions follow standard test methods  
and procedures for measuring thermal  
impedance, per EIA/JESD51  
22  
Thermal resistance  
(junction to top of case)1  
θJC  
8
°C/W  
1 This parameter is sampled  
12/1/04, v.1.2  
Alliance Semiconductor  
P. 4 of 20  
 复制成功!