欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS7C251MNTF36A-75TQCN 参数 Datasheet PDF下载

AS7C251MNTF36A-75TQCN图片预览
型号: AS7C251MNTF36A-75TQCN
PDF下载: 下载PDF文件 查看货源
内容描述: [ZBT SRAM, 1MX36, 7.5ns, CMOS, PQFP100, 14 X 20 MM, LEAD FREE, TQFP-100]
分类和应用: 静态存储器
文件页数/大小: 18 页 / 414 K
品牌: ISSI [ INTEGRATED SILICON SOLUTION, INC ]
 浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第10页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第11页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第12页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第13页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第14页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第16页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第17页浏览型号AS7C251MNTF36A-75TQCN的Datasheet PDF文件第18页  
AS7C251MNTF32A/36A  
®
AC test conditions  
• Output load: For tLZC, tLZOE, tHZOE, and tHZC, see Figure C. For all others, see Figure B.  
• Input pulse level: GND to 3V. See Figure A.  
Thevenin equivalent:  
• Input rise and fall time (measured at 0.3V and 2.7V): 2 ns. See Figure A.  
• Input and output timing reference levels: 1.5V.  
+3.3V for 3.3V I/O;  
/+2.5V for 2.5V I/O  
319  
/1667  
50  
DOUT  
353 /1538  
+3.0V  
VL = 1.5V  
for 3.3V I/O;  
= VDDQ/2  
DOUT  
5 pF*  
90%  
10%  
GND  
Figure A: Input waveform  
90%  
30 pF*  
10%  
GND  
*including scope  
and jig capacitance  
for 2.5V I/O  
Figure B: Output load (A)  
Figure C: Output load(B)  
Notes  
1) For test conditions, see “AC test conditions”, Figures A, B, and C  
2) This parameter measured with output load condition in Figure C.  
3) This parameter is sampled, but not 100% tested.  
4) tHZOE is less than tLZOE, and tHZC is less than tLZC at any given temperature and voltage.  
5) tCH is measured high above VIH, and tCL is measured low below VIL  
6) This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK. All other synchronous inputs must  
meet the setup and hold times with stable logic levels for all rising edges of CLK when chip is enabled.  
7) Write refers to R/  
W
and BW[a,b,c,d]  
.
8) Chip select refers to CE0  
,
CE1, and CE2.  
12/23/04, v 1.1  
Alliance Semiconductor  
P. 15 of 18