欢迎访问ic37.com |
会员登录 免费注册
发布采购

IR3514MPBF 参数 Datasheet PDF下载

IR3514MPBF图片预览
型号: IR3514MPBF
PDF下载: 下载PDF文件 查看货源
内容描述: [Analog Circuit, Hybrid, PQCC40]
分类和应用:
文件页数/大小: 1 页 / 128 K
品牌: IRF [ INTERNATIONAL RECTIFIER ]
   
IR3514
DATA SHEET
XPHASE3
TM
AMD HYBRID CONTROL IC
DESCRIPTION
The IR3514 Hybrid Control IC combined with
xPHASE3
Phase ICs provides a full featured and flexible
way to implement a complete AMD SVID or PVID power solution. It has the ability to independently control
both the VDD core and VDDNB auxiliary planes required by the CPU when operated in SVI (Serial VID
Interface) mode. The IR3514 can also receive Power Savings commands through the SVI serial bus and
communicate this information to the IR3507 or other Phase ICs with PSI input capabilities. When operated
in PVI (Parallel VID Interface) mode, the IR3514 controls the VDD core plane through 6 Parallel VID bits
and the VDDNB auxiliary plane power stage goes to high impedance. PVI/SVI selection is made by
sampling VID1 input upon Enable. The IR3514 interfaces with any number of Phase ICs each driving and
TM
monitoring a single phase. The
xPHASE3
architecture results in a power supply that is smaller, less
expensive, and easier to design while providing higher efficiency than conventional approaches.
TM
FEATURES
x
In SVI Mode (VID1=0 upon Enable)
o
2 converter outputs for the AMD processor VDD core and VDDNB auxiliary planes
o
AMD Serial VID interface independently programs both output voltages and operation
o
Both converter outputs boot to 2-bit “Boot” VID codes which are read and stored from the SVC
& SVD parallel inputs upon the assertion of the Enable input
o
PWROK input signal activates SVID after successful boot start-up
o
Both converter outputs can be independently turned on and off through SVID commands
o
Deassertion of PWROK prior to Enable causes the converter output to transition to the stored
Pre-PWROK VID codes
o
Connecting the PWROK input to VCCL disables SVID and implements VFIX mode with both
output voltages programmed via SVC & SVD parallel inputs per the 2 bit VFIX VID codes
o
PSI_L commands are forwarded to VDD core phase ICs
In PVI Mode (VID1=1 upon Enable)
o
Single converter control for VDD with the VDDNB power stage in a high impedance state
o
AMD 6 bit parallel VID programs the VDD regulation voltage
VRRDY monitors output voltages, VRRDY will deassert if any output voltage is out of spec
0.5% overall system set point accuracy
Programmable Dynamic VID Slew Rates
Programmable VID Offset (VDD output only)
Programmable output impedance (VDD output only)
High speed error amplifiers with wide bandwidths of 30MHz and fast slew rates of 12V/us
Remote sense amplifiers provide differential sensing and require less than 50uA bias current
Programmable per phase switching frequency of 250kHz to 1.5MHz
Daisy-chain digital phase timing provides accurate phase interleaving without external components
Hiccup over current protection with delay during normal operation
Central over voltage detection and communication to phase ICs through the IIN (ISHARE) pin
OVP disabled during dynamic VID down transitions to prevent false triggering
Detection and protection of open remote sense lines
Gate Drive and IC bias linear regulator control with programmable output voltage and UVLO
Simplified VR Ready Output provides indication of proper operation and avoids false triggering
Thermally enhanced 40L MLPQ (6mm x 6mm) package
Over voltage signal to system with over voltage detection during powerup and normal operation
To request a complete datasheet contact Vijay Viswanathan at vviswan1@irf.com�½�½
Page 1 of 46
10/30/2007
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x